Low Power ALU using Wave Shaping Diode Adiabatic Logic

Ishita Khindria, Kashika Hingorani, V. Niranjan
{"title":"Low Power ALU using Wave Shaping Diode Adiabatic Logic","authors":"Ishita Khindria, Kashika Hingorani, V. Niranjan","doi":"10.54105/ijvlsid.d1209.091422","DOIUrl":null,"url":null,"abstract":"The evolution of portable electronic devices and their widespread application has led to an increased focus on power dissipation as one of the critical parameters. An increase in functionality requirement and design complexity on a single chip has resulted in increased power dissipation. High power dissipation has motivated study and innovation on low power circuit design techniques. Adiabatic logic has been studied as one of the design techniques to reduce power dissipation by reusing the power that was getting dissipated in conventional designs. This paper presents the application of Wave Shaping Diode Adiabatic Logic (WSDAL) to implement an ALU and analyse the improvement in power dissipation as compared to the conventional CMOS design. The WSDAL design uses a slow and time-fluctuating 2-phase sinusoidal Power Clock (PC), which supplies power as well as a clock to the designs. WSDAL uses an Ultra-Low Power Diode (ULPD) structure that operates as a wave shaping device and reduces glitches at the output. The design has been implemented in OrCAD Capture and simulated using Pspice in TSMC 180nm technology. The simulations were performed at 200MHz PC frequency and power dissipation was studied over a range of voltages from 1.4V to 2.2V. The simulations show that WSDAL ALU dissipates less power than the CMOS design. This study indicates that WSDAL-based designs have the potential to be deployed for power dissipation reduction in portable devices.","PeriodicalId":275481,"journal":{"name":"Indian Journal of VLSI Design","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Indian Journal of VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.54105/ijvlsid.d1209.091422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The evolution of portable electronic devices and their widespread application has led to an increased focus on power dissipation as one of the critical parameters. An increase in functionality requirement and design complexity on a single chip has resulted in increased power dissipation. High power dissipation has motivated study and innovation on low power circuit design techniques. Adiabatic logic has been studied as one of the design techniques to reduce power dissipation by reusing the power that was getting dissipated in conventional designs. This paper presents the application of Wave Shaping Diode Adiabatic Logic (WSDAL) to implement an ALU and analyse the improvement in power dissipation as compared to the conventional CMOS design. The WSDAL design uses a slow and time-fluctuating 2-phase sinusoidal Power Clock (PC), which supplies power as well as a clock to the designs. WSDAL uses an Ultra-Low Power Diode (ULPD) structure that operates as a wave shaping device and reduces glitches at the output. The design has been implemented in OrCAD Capture and simulated using Pspice in TSMC 180nm technology. The simulations were performed at 200MHz PC frequency and power dissipation was studied over a range of voltages from 1.4V to 2.2V. The simulations show that WSDAL ALU dissipates less power than the CMOS design. This study indicates that WSDAL-based designs have the potential to be deployed for power dissipation reduction in portable devices.
采用整形二极管绝热逻辑的低功耗ALU
随着便携式电子设备的发展和广泛应用,功耗作为关键参数之一受到越来越多的关注。单个芯片上功能需求和设计复杂性的增加导致了功耗的增加。高功耗激发了低功耗电路设计技术的研究和创新。绝热逻辑是一种利用传统设计中消耗的功率来降低功耗的设计技术。本文介绍了用波形整形二极管绝热逻辑(WSDAL)来实现ALU,并分析了与传统CMOS设计相比在功耗方面的改进。WSDAL设计使用慢速且时间波动的两相正弦功率时钟(PC),它为设计提供电源和时钟。WSDAL使用超低功率二极管(Ultra-Low Power Diode, ULPD)结构,作为波形整形器件,减少输出端的小故障。该设计已在OrCAD Capture中实现,并使用台积电180nm工艺的Pspice进行了仿真。仿真在200MHz PC频率下进行,并研究了1.4V至2.2V电压范围内的功耗。仿真结果表明,与CMOS设计相比,WSDAL ALU功耗更低。这项研究表明,基于wsdl的设计具有在便携式设备中用于降低功耗的潜力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信