Gate tunneling current model of strained Si for scaled NMOSFET

Tiefeng Wu, Lizhi Gu, Z. Zhao, Jing Li, Dewei Dai
{"title":"Gate tunneling current model of strained Si for scaled NMOSFET","authors":"Tiefeng Wu, Lizhi Gu, Z. Zhao, Jing Li, Dewei Dai","doi":"10.1109/ICMC.2014.7231556","DOIUrl":null,"url":null,"abstract":"For scaled MOSFET devices, normal operation of devices is seriously affected due to static gate tunneling leakage currents with ultra-thin gate oxide of MOSFET, and the novel MOSFET devices based on strained Si are similar to bulk Si devices in the effects. To illustrate the impacts of gate leakage current on performances of novel strained Si devices, a theoretical gate tunneling currents predicting model by integral approach following the analyses of quasi-two-dimension surface potential is presented in this paper, and on the basis of theoretical model, performances of NMOSFET devices were quantitatively studied in detail using ISE simulator including different gate voltage and gate oxide thickness. The experiments show that simulation results well agree with theoretical analysis, and the theory and experimental data will contribute to future VLSI circuit design.","PeriodicalId":104511,"journal":{"name":"2014 International Conference on Mechatronics and Control (ICMC)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Mechatronics and Control (ICMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMC.2014.7231556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

For scaled MOSFET devices, normal operation of devices is seriously affected due to static gate tunneling leakage currents with ultra-thin gate oxide of MOSFET, and the novel MOSFET devices based on strained Si are similar to bulk Si devices in the effects. To illustrate the impacts of gate leakage current on performances of novel strained Si devices, a theoretical gate tunneling currents predicting model by integral approach following the analyses of quasi-two-dimension surface potential is presented in this paper, and on the basis of theoretical model, performances of NMOSFET devices were quantitatively studied in detail using ISE simulator including different gate voltage and gate oxide thickness. The experiments show that simulation results well agree with theoretical analysis, and the theory and experimental data will contribute to future VLSI circuit design.
缩放NMOSFET应变Si的栅隧穿电流模型
对于规模化MOSFET器件,由于MOSFET的超薄栅极氧化物产生的静态栅隧穿漏电流严重影响器件的正常工作,而基于应变硅的新型MOSFET器件在效果上与体硅器件相似。为了说明栅漏电流对新型应变硅器件性能的影响,本文在分析准二维表面电位的基础上,提出了基于积分法的栅隧穿电流理论预测模型,并在此基础上,利用ISE模拟器对不同栅电压和栅氧化层厚度的NMOSFET器件性能进行了详细的定量研究。实验结果表明,仿真结果与理论分析吻合较好,理论和实验数据将有助于未来VLSI电路的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信