Design and Analysis of an Experimental Data and Clock Multiplexing Technique for Generating Faster Single Wire Synchronous Data Bus

H. Rahman, Md. Taslim Arefin
{"title":"Design and Analysis of an Experimental Data and Clock Multiplexing Technique for Generating Faster Single Wire Synchronous Data Bus","authors":"H. Rahman, Md. Taslim Arefin","doi":"10.1109/ICIET48527.2019.9290705","DOIUrl":null,"url":null,"abstract":"This paper describes an experimental multiplexing technique to combine data and clock signal, intended to be used with single wire Bus. The experimental multiplexing technique uses the metastable state of 5v TTL standard to carry clock signal such that a single wire can be used to carry data in synchronous manner without any software based encoding. Computer based simulator is first used to verify the idea and later hardware prototype is constructed to verify the validity of the idea in real world condition. The circuits worked as predicted in the simulator and worked almost perfectly with minor unforeseen glitch in the hardware prototype. The data bit rate of the experimental method is compared to multiple existing one wire data Bus to reveal that the experimental method enables the Bus to carry data at bit rate which is 30% to 62 % higher than the standard bit rate of existing single wire data Bus.","PeriodicalId":427838,"journal":{"name":"2019 2nd International Conference on Innovation in Engineering and Technology (ICIET)","volume":"144 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 2nd International Conference on Innovation in Engineering and Technology (ICIET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIET48527.2019.9290705","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes an experimental multiplexing technique to combine data and clock signal, intended to be used with single wire Bus. The experimental multiplexing technique uses the metastable state of 5v TTL standard to carry clock signal such that a single wire can be used to carry data in synchronous manner without any software based encoding. Computer based simulator is first used to verify the idea and later hardware prototype is constructed to verify the validity of the idea in real world condition. The circuits worked as predicted in the simulator and worked almost perfectly with minor unforeseen glitch in the hardware prototype. The data bit rate of the experimental method is compared to multiple existing one wire data Bus to reveal that the experimental method enables the Bus to carry data at bit rate which is 30% to 62 % higher than the standard bit rate of existing single wire data Bus.
生成更快单线同步数据总线的实验数据与时钟复用技术的设计与分析
本文介绍了一种用于单线总线的数据与时钟信号合并的实验复用技术。实验多路复用技术利用5v TTL标准的亚稳态传输时钟信号,使单根导线无需任何基于软件的编码即可同步传输数据。首先利用计算机模拟器对该思想进行了验证,然后构建了硬件样机,验证了该思想在现实条件下的有效性。电路在模拟器中工作,几乎完美地工作,在硬件原型中出现了意想不到的小故障。将实验方法的数据比特率与现有的多个单线数据总线进行了比较,结果表明,实验方法使该总线能够以比现有单线数据总线标准比特率高30% ~ 62%的比特率传输数据。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信