Power performance analysis of compensated Cascaded Integrator Comb (CIC) filter in optimum computing

V. Awasthi, K. Raj
{"title":"Power performance analysis of compensated Cascaded Integrator Comb (CIC) filter in optimum computing","authors":"V. Awasthi, K. Raj","doi":"10.1109/ICPEN.2012.6492323","DOIUrl":null,"url":null,"abstract":"Decimation filter has wide application in both the analog and digital system for data rate conversion as well as filtering. This paper presents efficient compensated Cascaded Integrator Comb (CIC) decimation filter to improve the passband of interest using redundant signed digit arithmetic with its power analysis. Signed digit (SD) number systems provide the possibility of constant-time addition, where inter digit carry propagation is eliminated. A hybrid adder can add an unsigned number to a signed-digit number and hence their efficient performance greatly determines the quality of the final output of the concerned circuit. With the development of high speed processors, a tradeoff is always required between area and execution time to yield the most suitable implementation with low power consumption. The proposed work analyzed the power performance of compensated CIC decimation filter with decimation factor 64 on the bases of its On-chip leakage power and dynamic power with the variation of word length in narrow band and wide band filtering. This paper also utilized signed digit (SD) algorithm to incorporate the key features of the conventional number system with a signed digit (SD) to improve the addition time with high power constraints in an optimized fashion. CIC decimation filter with SD algorithm shows a 63.68% and 39.65% gate delay × dynamic power improvement relative to RCA and HSD fast adder algorithm respectively.","PeriodicalId":336723,"journal":{"name":"2012 1st International Conference on Power and Energy in NERIST (ICPEN)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 1st International Conference on Power and Energy in NERIST (ICPEN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPEN.2012.6492323","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Decimation filter has wide application in both the analog and digital system for data rate conversion as well as filtering. This paper presents efficient compensated Cascaded Integrator Comb (CIC) decimation filter to improve the passband of interest using redundant signed digit arithmetic with its power analysis. Signed digit (SD) number systems provide the possibility of constant-time addition, where inter digit carry propagation is eliminated. A hybrid adder can add an unsigned number to a signed-digit number and hence their efficient performance greatly determines the quality of the final output of the concerned circuit. With the development of high speed processors, a tradeoff is always required between area and execution time to yield the most suitable implementation with low power consumption. The proposed work analyzed the power performance of compensated CIC decimation filter with decimation factor 64 on the bases of its On-chip leakage power and dynamic power with the variation of word length in narrow band and wide band filtering. This paper also utilized signed digit (SD) algorithm to incorporate the key features of the conventional number system with a signed digit (SD) to improve the addition time with high power constraints in an optimized fashion. CIC decimation filter with SD algorithm shows a 63.68% and 39.65% gate delay × dynamic power improvement relative to RCA and HSD fast adder algorithm respectively.
补偿级联积分器梳状滤波器在优化计算中的功率性能分析
抽取滤波器在模拟系统和数字系统中都有广泛的应用,用于数据速率转换和滤波。本文提出了一种有效的补偿级联积分器梳(CIC)抽取滤波器,利用冗余符号数算法改善感兴趣的通带,并对其功率进行了分析。有符号数字(SD)数字系统提供了恒定时间加法的可能性,消除了数字间进位传播。混合加法器可以将无符号数加到有符号数上,因此其有效性能在很大程度上决定了有关电路的最终输出质量。随着高速处理器的发展,总是需要在面积和执行时间之间进行权衡,以产生具有低功耗的最合适的实现。基于片上漏功率和片上动态功率随窄带和宽带滤波时字长变化的特性,分析了采样因子为64的补偿型CIC滤波的功率性能。本文还利用有符号数(SD)算法将传统数字系统的关键特征与有符号数(SD)相结合,以优化的方式提高了高功率约束下的加法时间。与RCA和HSD快速加法器算法相比,采用SD算法的CIC抽取滤波器的门延迟×动态功率分别提高了63.68%和39.65%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信