Constant Time Hardware Architecture for a Gaussian Smoothing Filter

G. Akkad, R. Ayoubi, A. Abche
{"title":"Constant Time Hardware Architecture for a Gaussian Smoothing Filter","authors":"G. Akkad, R. Ayoubi, A. Abche","doi":"10.1109/CSPIS.2018.8642751","DOIUrl":null,"url":null,"abstract":"In this paper a new and highly efficient hardware architecture for a bit-serial implementation of a 3*3 filter on FPGA is developed and presented. The concept is implemented on a Gaussian blur spatial filter and it can be extended to other filters with similar characteristics. The proposed Single Instruction Multiple Data (SIMD) architecture provides a constant operating time independent of the size of the given image while the arithmetic operations are limited to the operations of addition. The Multiple Instruction Multiple Data (MIMD) performance is achieved in a near fraction of the cost. Thus, the hardware’s utilization is optimized. The total time needed to perform the filter of interest on the given image is solely dependent on the working clock frequency. The proposed design is evaluated using a small image and is implemented on two FPGA families with various sizes of an image. Also, it is compared with other architectures.","PeriodicalId":251356,"journal":{"name":"2018 International Conference on Signal Processing and Information Security (ICSPIS)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Signal Processing and Information Security (ICSPIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSPIS.2018.8642751","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper a new and highly efficient hardware architecture for a bit-serial implementation of a 3*3 filter on FPGA is developed and presented. The concept is implemented on a Gaussian blur spatial filter and it can be extended to other filters with similar characteristics. The proposed Single Instruction Multiple Data (SIMD) architecture provides a constant operating time independent of the size of the given image while the arithmetic operations are limited to the operations of addition. The Multiple Instruction Multiple Data (MIMD) performance is achieved in a near fraction of the cost. Thus, the hardware’s utilization is optimized. The total time needed to perform the filter of interest on the given image is solely dependent on the working clock frequency. The proposed design is evaluated using a small image and is implemented on two FPGA families with various sizes of an image. Also, it is compared with other architectures.
高斯平滑滤波器的常时间硬件结构
本文提出了一种在FPGA上实现3*3滤波器位串行化的新型高效硬件结构。这个概念是在高斯模糊空间滤波器上实现的,它可以扩展到具有类似特性的其他滤波器。所提出的单指令多数据(SIMD)架构提供了与给定图像大小无关的恒定操作时间,而算术运算仅限于加法运算。多指令多数据(MIMD)的性能几乎是成本的一小部分。因此,硬件的利用率得到了优化。对给定图像执行感兴趣的滤波器所需的总时间仅取决于工作时钟频率。采用小图像对所提出的设计进行了评估,并在两个具有不同图像尺寸的FPGA系列上实现。并与其他体系结构进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信