10-bit High-speed CMOS comparator with offset cancellation technique

Lida Kouhalvandi, Sercan Aygün, Gökhan Güneş Özdemir, Ece Olcay Günes
{"title":"10-bit High-speed CMOS comparator with offset cancellation technique","authors":"Lida Kouhalvandi, Sercan Aygün, Gökhan Güneş Özdemir, Ece Olcay Günes","doi":"10.1109/AIEEE.2017.8270524","DOIUrl":null,"url":null,"abstract":"Nowadays, in all modern electronic devices a low voltage with high speed comparator plays an important role in overall performance of the systems. This paper describes the implementation of a high-speed comparator with high-resolution, 10-bit, in 0.18pM CMOS technology drawn from a 1.8 V supply which is suitable for analog-to-digital converter (ADC) applications and for electronic industry. An offset cancellation technique is done and tested in order to decrease the offset and kickback noise. Regarding the Monte Carlo and corner simulation results for 100 samples and 9 corners respectively, it can be observed that bit error rate is approximately zero and comparator can response fast to the input signals. After accessing acceptable simulation results from designed comparator, the layout of each comparator components such as Op-amps, switches, and latch have been drawn and tested in Cadence Spectre Circuit Simulator.","PeriodicalId":224275,"journal":{"name":"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 5th IEEE Workshop on Advances in Information, Electronic and Electrical Engineering (AIEEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AIEEE.2017.8270524","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Nowadays, in all modern electronic devices a low voltage with high speed comparator plays an important role in overall performance of the systems. This paper describes the implementation of a high-speed comparator with high-resolution, 10-bit, in 0.18pM CMOS technology drawn from a 1.8 V supply which is suitable for analog-to-digital converter (ADC) applications and for electronic industry. An offset cancellation technique is done and tested in order to decrease the offset and kickback noise. Regarding the Monte Carlo and corner simulation results for 100 samples and 9 corners respectively, it can be observed that bit error rate is approximately zero and comparator can response fast to the input signals. After accessing acceptable simulation results from designed comparator, the layout of each comparator components such as Op-amps, switches, and latch have been drawn and tested in Cadence Spectre Circuit Simulator.
带有偏移抵消技术的10位高速CMOS比较器
目前,在所有现代电子器件中,低电压高速比较器对系统的整体性能起着重要的作用。本文介绍了一种高分辨率10位高速比较器的实现,采用0.18pM CMOS技术,采用1.8 V电源,适用于模数转换器(ADC)应用和电子工业。为了降低偏置噪声和反扰噪声,提出了一种偏置消除技术并进行了测试。分别对100个采样点和9个角点进行蒙特卡罗仿真和角点仿真,可以看出误码率近似为零,比较器对输入信号的响应速度较快。从设计的比较器获得可接受的仿真结果后,绘制了每个比较器组件(如运算放大器,开关和锁存器)的布局,并在Cadence Spectre电路模拟器中进行了测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信