FPGA based implementation & power analysis of parameterized Walsh sequences

Gaurav Purohit, V. K. Chaubey, K. Raju, D. Vyas
{"title":"FPGA based implementation & power analysis of parameterized Walsh sequences","authors":"Gaurav Purohit, V. K. Chaubey, K. Raju, D. Vyas","doi":"10.1109/TECHSYM.2014.6808063","DOIUrl":null,"url":null,"abstract":"This paper presents FPGA based implementation of the theory which replaces a general Sine and cosine function by set of orthogonal functions i.e. Walsh function. The paper further compares Parameterized `Serial In Serial Out' architectures based on classical counter approach. The investigation consider FPGA parameters like Area, Speed and Power and shows that using Gray-increment based architecture instead of Binary saves 6mW of power per symbol (64 Walsh chips per symbol) with 30% reduction in area. The design is implemented in VHDL code, simulated in MATLAB System Generator environment and validated with MATLAB Simulink Model. The design targeted Xilinx Virtex-5 “XC5VLX50T-1ff1136” FPGA device for the implementation and comparison. The design found their uses in many popular applications like Software Define Radio (SDR) including multiuser communications such as CDMA, WCDMA, VLSI testing, pattern recognition as well as image and signal processing.","PeriodicalId":265072,"journal":{"name":"Proceedings of the 2014 IEEE Students' Technology Symposium","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2014 IEEE Students' Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2014.6808063","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents FPGA based implementation of the theory which replaces a general Sine and cosine function by set of orthogonal functions i.e. Walsh function. The paper further compares Parameterized `Serial In Serial Out' architectures based on classical counter approach. The investigation consider FPGA parameters like Area, Speed and Power and shows that using Gray-increment based architecture instead of Binary saves 6mW of power per symbol (64 Walsh chips per symbol) with 30% reduction in area. The design is implemented in VHDL code, simulated in MATLAB System Generator environment and validated with MATLAB Simulink Model. The design targeted Xilinx Virtex-5 “XC5VLX50T-1ff1136” FPGA device for the implementation and comparison. The design found their uses in many popular applications like Software Define Radio (SDR) including multiuser communications such as CDMA, WCDMA, VLSI testing, pattern recognition as well as image and signal processing.
基于FPGA的参数化Walsh序列实现及功耗分析
本文提出了用一组正交函数即Walsh函数代替一般正弦余弦函数的FPGA实现理论。本文进一步比较了基于经典计数器方法的参数化“串行进串行出”体系结构。该研究考虑了FPGA的面积、速度和功耗等参数,结果表明,使用基于灰度增量的架构代替二进制,每个符号节省6mW的功耗(每个符号64个Walsh芯片),面积减少30%。用VHDL代码实现了该设计,在MATLAB System Generator环境中进行了仿真,并用MATLAB Simulink模型进行了验证。本设计针对赛灵思Virtex-5“XC5VLX50T-1ff1136”FPGA器件进行了实现和比较。该设计在许多流行的应用中得到了应用,如软件定义无线电(SDR),包括多用户通信,如CDMA, WCDMA, VLSI测试,模式识别以及图像和信号处理。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信