A Scalable Architecture for Multi Millions Frames per Second CMOS Sensor With Digital Storage

W. Uhring, L. Millet, B. Misischi, F. Rarbi, F. Guellec, D. Dzahini, Octavian Maciu, J. Kammerer, G. Sicard
{"title":"A Scalable Architecture for Multi Millions Frames per Second CMOS Sensor With Digital Storage","authors":"W. Uhring, L. Millet, B. Misischi, F. Rarbi, F. Guellec, D. Dzahini, Octavian Maciu, J. Kammerer, G. Sicard","doi":"10.1109/NEWCAS.2018.8585644","DOIUrl":null,"url":null,"abstract":"This paper describes a 3D Integrated Circuit (3DIC) architecture of a burst image sensor (BIS) with embedded digitization and digital storage. This architecture also proposes a new technique to further increase both the frame rate and the stored image capacity at the cost of a spatial resolution reduction. A 2D monolithic demonstrator that takes into account the constraints of a future 3D-IC imager has been fabricated. Experimental results are presented showing that a frame rate from 5 up to 45 Mega frames per second can be achieved. This fully functional approach paves the way to the very first in-focal- textbfplane digital BIS.","PeriodicalId":112526,"journal":{"name":"2018 16th IEEE International New Circuits and Systems Conference (NEWCAS)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 16th IEEE International New Circuits and Systems Conference (NEWCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS.2018.8585644","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper describes a 3D Integrated Circuit (3DIC) architecture of a burst image sensor (BIS) with embedded digitization and digital storage. This architecture also proposes a new technique to further increase both the frame rate and the stored image capacity at the cost of a spatial resolution reduction. A 2D monolithic demonstrator that takes into account the constraints of a future 3D-IC imager has been fabricated. Experimental results are presented showing that a frame rate from 5 up to 45 Mega frames per second can be achieved. This fully functional approach paves the way to the very first in-focal- textbfplane digital BIS.
具有数字存储的每秒数百万帧CMOS传感器的可扩展架构
介绍了一种具有嵌入式数字化和数字存储功能的突发图像传感器(BIS)的三维集成电路(3DIC)结构。该架构还提出了一种新的技术,以降低空间分辨率为代价进一步提高帧率和存储图像容量。考虑到未来3D-IC成像仪的限制,制作了一个2D单片演示器。实验结果表明,该方法可以实现5 ~ 45兆帧/秒的帧率。这种功能齐全的方法为第一个聚焦文本平面数字BIS铺平了道路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信