A tool for automatic synthesis of fuzzy controllers

A. Costa, A. De Gloria, P. Faraboschi, A. Pagni
{"title":"A tool for automatic synthesis of fuzzy controllers","authors":"A. Costa, A. De Gloria, P. Faraboschi, A. Pagni","doi":"10.1109/FUZZY.1994.343590","DOIUrl":null,"url":null,"abstract":"We present a two step synthesis approach to the design of VLSI fuzzy controllers. First, we derive a VHDL description of the ASIC from the problem specifications, the hardware constraints and the performance requirements. Then, we map the VHDL description to gate level description with a standard logic synthesis tool. The process is repeated until the resulting design is tuned to the global requirements of the control device in terms of performance and cost.<<ETX>>","PeriodicalId":153967,"journal":{"name":"Proceedings of 1994 IEEE 3rd International Fuzzy Systems Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1994 IEEE 3rd International Fuzzy Systems Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FUZZY.1994.343590","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

We present a two step synthesis approach to the design of VLSI fuzzy controllers. First, we derive a VHDL description of the ASIC from the problem specifications, the hardware constraints and the performance requirements. Then, we map the VHDL description to gate level description with a standard logic synthesis tool. The process is repeated until the resulting design is tuned to the global requirements of the control device in terms of performance and cost.<>
一个自动合成模糊控制器的工具
提出了一种两步综合设计VLSI模糊控制器的方法。首先,我们从问题规范、硬件约束和性能要求中推导出ASIC的VHDL描述。然后,我们用标准的逻辑合成工具将VHDL描述映射到门电平描述。这一过程不断重复,直到最终设计在性能和成本方面符合控制装置的整体要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信