A 10 Gbps OTN Framer Implementation Targeting FPGA Devices

G. Guindani, Frederico Ferlini, J. Oliveira, Ney Laert Vilar Calazans, Daniel V. Pigatto, F. Moraes
{"title":"A 10 Gbps OTN Framer Implementation Targeting FPGA Devices","authors":"G. Guindani, Frederico Ferlini, J. Oliveira, Ney Laert Vilar Calazans, Daniel V. Pigatto, F. Moraes","doi":"10.1109/RECONFIG.2009.27","DOIUrl":null,"url":null,"abstract":"Integrated circuits for very high-speed telecommu¬nication protocols often use ASICs, due to their strict timing constraints. This scenario is changing, since modern FPGAs, implemented in 65 or 45 nm technologies achieve high operating frequencies, and serializer/deserializer hardwired modules enable the reception of high speed aggregated rates (e.g. 10 Gbps or more), spanning the input stream for internal parallel computation. This paper presents a complete solution for an Optical Transport Network framer using FPGA devices. The framer receives a 10 Gbps stream originated from optical fiber medium, extracts its payload information, and transmits payload data at 10 Gbps. A working prototype was implemented in Virtex-4 and Virtex-5 devices.","PeriodicalId":325631,"journal":{"name":"2009 International Conference on Reconfigurable Computing and FPGAs","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-12-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Reconfigurable Computing and FPGAs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RECONFIG.2009.27","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Integrated circuits for very high-speed telecommu¬nication protocols often use ASICs, due to their strict timing constraints. This scenario is changing, since modern FPGAs, implemented in 65 or 45 nm technologies achieve high operating frequencies, and serializer/deserializer hardwired modules enable the reception of high speed aggregated rates (e.g. 10 Gbps or more), spanning the input stream for internal parallel computation. This paper presents a complete solution for an Optical Transport Network framer using FPGA devices. The framer receives a 10 Gbps stream originated from optical fiber medium, extracts its payload information, and transmits payload data at 10 Gbps. A working prototype was implemented in Virtex-4 and Virtex-5 devices.
针对FPGA器件的10gbps OTN帧实现
由于其严格的时序限制,用于高速通信协议的集成电路通常使用asic。这种情况正在发生变化,因为采用65或45纳米技术实现的现代fpga实现了高工作频率,串行/反序列化硬连线模块能够接收高速聚合速率(例如10 Gbps或更高),跨越输入流进行内部并行计算。本文提出了一种利用FPGA器件实现光传输网络帧的完整解决方案。帧器接收来自光纤介质的10gbps流,提取其有效载荷信息,并以10gbps的速度传输有效载荷数据。在Virtex-4和Virtex-5设备上实现了一个工作原型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信