A Compact and Broadband On-Chip Delay Line Design Based on the Bridged T-Coil

S. R. Mahendra, A. Weisshaar
{"title":"A Compact and Broadband On-Chip Delay Line Design Based on the Bridged T-Coil","authors":"S. R. Mahendra, A. Weisshaar","doi":"10.1109/SPI52361.2021.9505174","DOIUrl":null,"url":null,"abstract":"This paper presents a design approach for on-chip realization of compact and broadband delay units based on the bridged T-coil. Closed-form design equations for the bridged T-coil circuit elements are derived from the 2nd order Padé approximation. Standardized delay units are designed having high isolation from adjacent circuitry by use of a guard ring. The main layout parasitics are incorporated into the design and a detailed design procedure together with a parasitic circuit model is presented. Two delay units for 20-ps and 30-ps delay are designed in a TowerSemi 0.18μm SiGe BiCMOS process to demonstrate the design approach. Full-wave electromagnetic simulations demonstrate the flatness of the group delay responses up to 13 GHz for the 20-ps delay and up to 8 GHz for the 30-ps delay, exceeding the bandwidths obtained with the Padé approximation design with negligible increase in insertion loss and negligible ripple in the flat group delay region. The maximum insertion loss in the region with flat group delay is less than 1dB.","PeriodicalId":440368,"journal":{"name":"2021 IEEE 25th Workshop on Signal and Power Integrity (SPI)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 25th Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI52361.2021.9505174","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a design approach for on-chip realization of compact and broadband delay units based on the bridged T-coil. Closed-form design equations for the bridged T-coil circuit elements are derived from the 2nd order Padé approximation. Standardized delay units are designed having high isolation from adjacent circuitry by use of a guard ring. The main layout parasitics are incorporated into the design and a detailed design procedure together with a parasitic circuit model is presented. Two delay units for 20-ps and 30-ps delay are designed in a TowerSemi 0.18μm SiGe BiCMOS process to demonstrate the design approach. Full-wave electromagnetic simulations demonstrate the flatness of the group delay responses up to 13 GHz for the 20-ps delay and up to 8 GHz for the 30-ps delay, exceeding the bandwidths obtained with the Padé approximation design with negligible increase in insertion loss and negligible ripple in the flat group delay region. The maximum insertion loss in the region with flat group delay is less than 1dB.
基于桥接t型线圈的紧凑宽带片上延迟线设计
本文提出了一种基于桥接t型线圈的紧凑型宽带延迟单元片上实现的设计方法。利用二阶pad近似导出了桥式t线圈电路元件的封闭设计方程。通过使用保护环,标准化延迟单元设计具有与相邻电路的高度隔离。将主布局寄生电路纳入设计,给出了详细的设计步骤和寄生电路模型。采用TowerSemi 0.18μm SiGe BiCMOS工艺设计了两个20-ps和30-ps延迟单元来演示该设计方法。全波电磁仿真表明,在20-ps延时下,组延迟响应的平坦度为13 GHz,在30-ps延时下,组延迟响应的平坦度为8 GHz,超过了pad近似设计获得的带宽,插入损耗的增加可以忽略不计,平坦组延迟区域的纹波可以忽略不计。平坦群延迟区域的最大插入损耗小于1dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信