A high-efficiency reconfigurable cryptographic processor

Shoucheng Wang, Jinhui Xu, Yingjian Yan, Gongli Li
{"title":"A high-efficiency reconfigurable cryptographic processor","authors":"Shoucheng Wang, Jinhui Xu, Yingjian Yan, Gongli Li","doi":"10.1109/ICAM.2016.7813592","DOIUrl":null,"url":null,"abstract":"With the significant attention to information security, mobile terminals such as smartphone always be demand for integrating cryptographic processor. In this paper, a high-efficiency reconfigurable cryptographic processor is presented. Integrating small amounts of computing units designed by reconfigurable technology and developing instruction level parallelism of different operations in a block and among multiple blocks, the proposed architecture can improve the performance of cryptographic algorithm under the condition of limited resources. The processor was simulated and synthesized in 65nm CMOS process. Experimental results show that the processor is small area and high throughput, and outperforms the state-of-the-art processors in area efficiency.","PeriodicalId":179100,"journal":{"name":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAM.2016.7813592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

With the significant attention to information security, mobile terminals such as smartphone always be demand for integrating cryptographic processor. In this paper, a high-efficiency reconfigurable cryptographic processor is presented. Integrating small amounts of computing units designed by reconfigurable technology and developing instruction level parallelism of different operations in a block and among multiple blocks, the proposed architecture can improve the performance of cryptographic algorithm under the condition of limited resources. The processor was simulated and synthesized in 65nm CMOS process. Experimental results show that the processor is small area and high throughput, and outperforms the state-of-the-art processors in area efficiency.
一种高效的可重构密码处理器
随着人们对信息安全的日益重视,智能手机等移动终端对集成加密处理器的需求越来越大。本文提出了一种高效的可重构密码处理器。该体系结构将采用可重构技术设计的少量计算单元集成在一起,在一个块内和多个块之间开发不同操作的指令级并行性,可以提高资源有限条件下密码算法的性能。在65nm CMOS工艺下对该处理器进行了仿真和合成。实验结果表明,该处理器面积小,吞吐量高,在面积效率上优于现有的处理器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信