{"title":"Reducing Power in Content-Addressable Memory by pseudo nMOS Cell","authors":"N.Naveen Kumar, K.Suresh Kumar, R.Manasa Reddy","doi":"10.1109/ICESE46178.2019.9194694","DOIUrl":null,"url":null,"abstract":"content address memory a huge bulk of power is broadly distribute charge and recharging utmost of this game follow on utmost course. That new small power content address memory cell along a individual bit edge architecture act scheduled via break this difference capability of the cam design. This scheduled content address memory cell can break almost half of huge co-actions filling and the ordinarily convert about two reciprocal bus lines follows. The content address memory conversation route architecture is fixed pseudo N metal oxide semiconductor sense framework along a preoccupation way is recycled to forcefully bypass the ordinarily convert in same lines. The content address memory arrangement is situated on Complementary Metal-Oxide Semiconductor action among2.5Volts power supply voltage. The capability utilization of this scheduled content address memory is 16.38mW bottom 300mhz operations.","PeriodicalId":137459,"journal":{"name":"2019 International Conference on Emerging Trends in Science and Engineering (ICESE)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Emerging Trends in Science and Engineering (ICESE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICESE46178.2019.9194694","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
content address memory a huge bulk of power is broadly distribute charge and recharging utmost of this game follow on utmost course. That new small power content address memory cell along a individual bit edge architecture act scheduled via break this difference capability of the cam design. This scheduled content address memory cell can break almost half of huge co-actions filling and the ordinarily convert about two reciprocal bus lines follows. The content address memory conversation route architecture is fixed pseudo N metal oxide semiconductor sense framework along a preoccupation way is recycled to forcefully bypass the ordinarily convert in same lines. The content address memory arrangement is situated on Complementary Metal-Oxide Semiconductor action among2.5Volts power supply voltage. The capability utilization of this scheduled content address memory is 16.38mW bottom 300mhz operations.