{"title":"Fault Tolerant Modified Asymmetric MLI Topologies with Reduced Switch Count","authors":"N. Muraly, P. Ajay-D-Vimal Raj, N. Subramaniam","doi":"10.1109/NPSC57038.2022.10069297","DOIUrl":null,"url":null,"abstract":"The goal of this research work, is to enable fault tolerance in Multilevel Inverter (MLI) technique utilizing Asymmetric Reduced Switch Count (ARSC). In Symmetric Reduced Switch Count (SRSC) inverters possible switching sequence is less for a specific output voltage level. Due to the reduced device count, the lack of redundant states impacts the capability of fault tolerant operation and severely compromises the inverter’s reliability, which resulting in the system’s complete shutdown. Whereas in ARSC inverters redundant states are almost naught for various inverter output voltage levels. Therefore, in this proposed paper the operation of a seven-level asymmetric inverter is analyzed in the event of single and double open switch failures. The general structure of an asymmetric seven-level inverter is modified by inclusion of bidirectional switches and two new asymmetric inverters topologies have been proposed with fault tolerant operational facility. The proposed topologies sustain output voltage either at five level or three level for an open switch fault in one or two switches. Circuits were simulated in the simulation of MATLAB environment and outcomes were checked in order to validate the efficacy of suggested topologies.","PeriodicalId":162808,"journal":{"name":"2022 22nd National Power Systems Conference (NPSC)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 22nd National Power Systems Conference (NPSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NPSC57038.2022.10069297","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The goal of this research work, is to enable fault tolerance in Multilevel Inverter (MLI) technique utilizing Asymmetric Reduced Switch Count (ARSC). In Symmetric Reduced Switch Count (SRSC) inverters possible switching sequence is less for a specific output voltage level. Due to the reduced device count, the lack of redundant states impacts the capability of fault tolerant operation and severely compromises the inverter’s reliability, which resulting in the system’s complete shutdown. Whereas in ARSC inverters redundant states are almost naught for various inverter output voltage levels. Therefore, in this proposed paper the operation of a seven-level asymmetric inverter is analyzed in the event of single and double open switch failures. The general structure of an asymmetric seven-level inverter is modified by inclusion of bidirectional switches and two new asymmetric inverters topologies have been proposed with fault tolerant operational facility. The proposed topologies sustain output voltage either at five level or three level for an open switch fault in one or two switches. Circuits were simulated in the simulation of MATLAB environment and outcomes were checked in order to validate the efficacy of suggested topologies.