FPGA design example for maximum operating frequency measurements

Carlos Jiménez Fernández, Pilar Parra Fernández, Carmen Baena Oliva, Manuel Valencia Barrero, F. E. Potestad Ordóñez
{"title":"FPGA design example for maximum operating frequency measurements","authors":"Carlos Jiménez Fernández, Pilar Parra Fernández, Carmen Baena Oliva, Manuel Valencia Barrero, F. E. Potestad Ordóñez","doi":"10.1109/TAEE.2018.8476046","DOIUrl":null,"url":null,"abstract":"The best way to learn how to design digital systems at the RT level is to use practical examples. In addition, from a teaching point of view, the more practical they are, the more attractive to students. But for a design to be attractive, even if it is presented with a low complexity, it is not possible to do it in a single practice session. This paper presents, as a demonstrator, the design at RT level and its implementation in FPGA of a digital system that uses the Trivium flow cipher and on which measurements of maximum operating frequency are made. This circuit is designed in three laboratory sessions of about two hours each.","PeriodicalId":304068,"journal":{"name":"2018 XIII Technologies Applied to Electronics Teaching Conference (TAEE)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 XIII Technologies Applied to Electronics Teaching Conference (TAEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TAEE.2018.8476046","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The best way to learn how to design digital systems at the RT level is to use practical examples. In addition, from a teaching point of view, the more practical they are, the more attractive to students. But for a design to be attractive, even if it is presented with a low complexity, it is not possible to do it in a single practice session. This paper presents, as a demonstrator, the design at RT level and its implementation in FPGA of a digital system that uses the Trivium flow cipher and on which measurements of maximum operating frequency are made. This circuit is designed in three laboratory sessions of about two hours each.
最大工作频率测量的FPGA设计示例
学习如何在RT级别设计数字系统的最佳方法是使用实际示例。此外,从教学的角度来看,它们越实用,对学生越有吸引力。但要使设计具有吸引力,即使它呈现出较低的复杂性,也不可能在一次练习中完成。本文以Trivium流密码系统为例,介绍了该系统在RT级的设计及其在FPGA上的实现,并对该系统进行了最大工作频率的测量。这个电路是在三次实验中设计的,每次大约两小时。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信