Design Technique for Ultra-Wideband Balanced Frequency Doublers

M. Sakalas, N. Joram, F. Ellinger
{"title":"Design Technique for Ultra-Wideband Balanced Frequency Doublers","authors":"M. Sakalas, N. Joram, F. Ellinger","doi":"10.1109/WAMICON.2019.8765440","DOIUrl":null,"url":null,"abstract":"This work presents an ultra-wideband, balanced frequency multiplier and amplifier combination, implemented in a 130 nm SiGe BiCMOS process. A design technique for balanced, extreme bandwidth frequency multiplier is introduced. The topology is then combined with an inductively peaked, differential wideband amplifier to address the required bandwidth, the output power and to suppress the common mode signal. The designed circuit operates in a continuous 3 GHz to 40 GHz output frequency range, has an average conversion loss of 3 dB, the rejection ratios of fundamental and 3rd harmonic frequencies are better than 34 dBc and 48 dBc respectively and it consumes 21 mA from a 3 V power source. To the best knowledge of the author, this work strongly outperforms the state of the art in terms of the fractional bandwidth.","PeriodicalId":328717,"journal":{"name":"2019 IEEE 20th Wireless and Microwave Technology Conference (WAMICON)","volume":"453 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 20th Wireless and Microwave Technology Conference (WAMICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WAMICON.2019.8765440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This work presents an ultra-wideband, balanced frequency multiplier and amplifier combination, implemented in a 130 nm SiGe BiCMOS process. A design technique for balanced, extreme bandwidth frequency multiplier is introduced. The topology is then combined with an inductively peaked, differential wideband amplifier to address the required bandwidth, the output power and to suppress the common mode signal. The designed circuit operates in a continuous 3 GHz to 40 GHz output frequency range, has an average conversion loss of 3 dB, the rejection ratios of fundamental and 3rd harmonic frequencies are better than 34 dBc and 48 dBc respectively and it consumes 21 mA from a 3 V power source. To the best knowledge of the author, this work strongly outperforms the state of the art in terms of the fractional bandwidth.
超宽带平衡倍频器设计技术
这项工作提出了一种超宽带,平衡的频率乘法器和放大器组合,在130纳米SiGe BiCMOS工艺中实现。介绍了一种平衡式、极限带宽倍频器的设计方法。然后将拓扑结构与电感峰值、差分宽带放大器相结合,以解决所需的带宽、输出功率和抑制共模信号。设计的电路工作在3ghz ~ 40ghz的连续输出频率范围内,平均转换损耗为3db,基频和三次谐波抑制比分别优于34 dBc和48 dBc,功耗为21 mA,电源电压为3v。据作者所知,这项工作在分数带宽方面远远超过了目前的技术水平。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信