{"title":"Design Technique for Ultra-Wideband Balanced Frequency Doublers","authors":"M. Sakalas, N. Joram, F. Ellinger","doi":"10.1109/WAMICON.2019.8765440","DOIUrl":null,"url":null,"abstract":"This work presents an ultra-wideband, balanced frequency multiplier and amplifier combination, implemented in a 130 nm SiGe BiCMOS process. A design technique for balanced, extreme bandwidth frequency multiplier is introduced. The topology is then combined with an inductively peaked, differential wideband amplifier to address the required bandwidth, the output power and to suppress the common mode signal. The designed circuit operates in a continuous 3 GHz to 40 GHz output frequency range, has an average conversion loss of 3 dB, the rejection ratios of fundamental and 3rd harmonic frequencies are better than 34 dBc and 48 dBc respectively and it consumes 21 mA from a 3 V power source. To the best knowledge of the author, this work strongly outperforms the state of the art in terms of the fractional bandwidth.","PeriodicalId":328717,"journal":{"name":"2019 IEEE 20th Wireless and Microwave Technology Conference (WAMICON)","volume":"453 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 20th Wireless and Microwave Technology Conference (WAMICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WAMICON.2019.8765440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This work presents an ultra-wideband, balanced frequency multiplier and amplifier combination, implemented in a 130 nm SiGe BiCMOS process. A design technique for balanced, extreme bandwidth frequency multiplier is introduced. The topology is then combined with an inductively peaked, differential wideband amplifier to address the required bandwidth, the output power and to suppress the common mode signal. The designed circuit operates in a continuous 3 GHz to 40 GHz output frequency range, has an average conversion loss of 3 dB, the rejection ratios of fundamental and 3rd harmonic frequencies are better than 34 dBc and 48 dBc respectively and it consumes 21 mA from a 3 V power source. To the best knowledge of the author, this work strongly outperforms the state of the art in terms of the fractional bandwidth.