A. Mineyama, T. Suzuki, Hiroyuki Ito, S. Amakawa, N. Ishihara, K. Masu
{"title":"A 20 Gb/s 1:4 DEMUX with Near-Rail-to-Rail Logic Swing in 90 nm CMOS process","authors":"A. Mineyama, T. Suzuki, Hiroyuki Ito, S. Amakawa, N. Ishihara, K. Masu","doi":"10.1109/IMWS.2009.4814922","DOIUrl":null,"url":null,"abstract":"A 9.5 mW 20 Gb/s 40×70 ¿m2 inductorless 1:4 DEMUX in 90 nm CMOS process is presented. In order to reduce power and area, the DEMUX uses a multi-phase clock architecture that requires a smaller number of latches operating at a slower clock rate than in the conventional tree architecture. To provide low-voltage scalability, the latches operate with a near-tail-to-rail logic swing. It is realized without significant speed penalty by adopting current-sourceless CML-type latches with unconventional settings. It offers a larger noise margin and elimination of logic level converters too. The well-balanced scalable design could possibly broaden the applications of high-speed SerDes in the coming ultralow-voltage many-core era.","PeriodicalId":368866,"journal":{"name":"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMWS.2009.4814922","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
Abstract
A 9.5 mW 20 Gb/s 40×70 ¿m2 inductorless 1:4 DEMUX in 90 nm CMOS process is presented. In order to reduce power and area, the DEMUX uses a multi-phase clock architecture that requires a smaller number of latches operating at a slower clock rate than in the conventional tree architecture. To provide low-voltage scalability, the latches operate with a near-tail-to-rail logic swing. It is realized without significant speed penalty by adopting current-sourceless CML-type latches with unconventional settings. It offers a larger noise margin and elimination of logic level converters too. The well-balanced scalable design could possibly broaden the applications of high-speed SerDes in the coming ultralow-voltage many-core era.