Implementation of Math PRR and LED Processing Using Xilinx PlanAhead

Ipseeta Nanda, S. Pujari, C. Panda
{"title":"Implementation of Math PRR and LED Processing Using Xilinx PlanAhead","authors":"Ipseeta Nanda, S. Pujari, C. Panda","doi":"10.1109/ICCUBEA.2015.189","DOIUrl":null,"url":null,"abstract":"Runtime Partial Reconfiguration (PR) of FPGA is an attractive feature which offers countless benefits across multiple industries. Xilinx has supported PR for many generation of devices. PR dynamically modified hardware portion of the device function downloading full and partial bit streams. The modules which were used during the experiments have been presynthesized and the netlist files were stored in synth directory. The data directory carried the ucf, busmacro and additional netlist files. In this paper the authors reconfigure some specific region of the FPGA with a new functionality at run time while the remaining areas remain static during this time. The complexities during the runtime can be simplified by a tool called PLANAHEAD which was introduced by XILINX that is able to implement during runtime reconfigurable systems for all VIRTEX field programmable gate array (FPGAs). PLANAHEAD is the first graphical environment for partial reconfiguration which gives the flexibility for reducing the board space, change a design in the field and also reduces the power consumption.","PeriodicalId":325841,"journal":{"name":"2015 International Conference on Computing Communication Control and Automation","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-02-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Computing Communication Control and Automation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCUBEA.2015.189","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Runtime Partial Reconfiguration (PR) of FPGA is an attractive feature which offers countless benefits across multiple industries. Xilinx has supported PR for many generation of devices. PR dynamically modified hardware portion of the device function downloading full and partial bit streams. The modules which were used during the experiments have been presynthesized and the netlist files were stored in synth directory. The data directory carried the ucf, busmacro and additional netlist files. In this paper the authors reconfigure some specific region of the FPGA with a new functionality at run time while the remaining areas remain static during this time. The complexities during the runtime can be simplified by a tool called PLANAHEAD which was introduced by XILINX that is able to implement during runtime reconfigurable systems for all VIRTEX field programmable gate array (FPGAs). PLANAHEAD is the first graphical environment for partial reconfiguration which gives the flexibility for reducing the board space, change a design in the field and also reduces the power consumption.
使用赛灵思PlanAhead实现数学PRR和LED处理
FPGA的运行时部分重构(PR)是一个有吸引力的特性,它为多个行业提供了无数的好处。赛灵思已经为多代设备提供了PR支持。PR动态修改硬件部分的设备功能下载全部和部分比特流。对实验中用到的模块进行了预合成,并将网表文件保存在synth目录下。数据目录包含ucf、总线宏和附加的网络列表文件。在本文中,作者在运行时用新功能重新配置FPGA的某些特定区域,而其余区域在此期间保持静态。运行时的复杂性可以通过XILINX推出的PLANAHEAD工具来简化,该工具能够在运行时为所有VIRTEX现场可编程门阵列(fpga)实现可重构系统。PLANAHEAD是第一个局部重新配置的图形环境,它提供了减少电路板空间的灵活性,在现场改变设计,还降低了功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信