P. Upadhyay, P. Kundu, R. Kar, D. Mandal, S. Ghoshal
{"title":"A novel 10T SRAM cell with low power dissipation in active and sleep mode for write operation","authors":"P. Upadhyay, P. Kundu, R. Kar, D. Mandal, S. Ghoshal","doi":"10.1109/JCSSE.2014.6841868","DOIUrl":null,"url":null,"abstract":"This paper focuses on the analysis of static and dynamic power dissipations and stability analysis of a proposed 10T SRAM cell. In the proposed structure there are two voltage sources, one connected with the Bit line and the other connected with the Bit bar line for reducing the voltage swing during the switching activity. This reduction in voltage swing causes less dynamic power dissipation during switching activity. Two stack transistors are also connected in the pull-down paths which increase the threshold voltages of the transistors and this cause the reduction in sub-threshold leakage current and static power dissipation. Simulation has been done in 45nm CMOS technology with 0.7 volt power supply in Microwind 3.1 software. Simulation results have been compared to those of other existing 10T SRAM cells.","PeriodicalId":331610,"journal":{"name":"2014 11th International Joint Conference on Computer Science and Software Engineering (JCSSE)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Joint Conference on Computer Science and Software Engineering (JCSSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/JCSSE.2014.6841868","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This paper focuses on the analysis of static and dynamic power dissipations and stability analysis of a proposed 10T SRAM cell. In the proposed structure there are two voltage sources, one connected with the Bit line and the other connected with the Bit bar line for reducing the voltage swing during the switching activity. This reduction in voltage swing causes less dynamic power dissipation during switching activity. Two stack transistors are also connected in the pull-down paths which increase the threshold voltages of the transistors and this cause the reduction in sub-threshold leakage current and static power dissipation. Simulation has been done in 45nm CMOS technology with 0.7 volt power supply in Microwind 3.1 software. Simulation results have been compared to those of other existing 10T SRAM cells.