A novel 10T SRAM cell with low power dissipation in active and sleep mode for write operation

P. Upadhyay, P. Kundu, R. Kar, D. Mandal, S. Ghoshal
{"title":"A novel 10T SRAM cell with low power dissipation in active and sleep mode for write operation","authors":"P. Upadhyay, P. Kundu, R. Kar, D. Mandal, S. Ghoshal","doi":"10.1109/JCSSE.2014.6841868","DOIUrl":null,"url":null,"abstract":"This paper focuses on the analysis of static and dynamic power dissipations and stability analysis of a proposed 10T SRAM cell. In the proposed structure there are two voltage sources, one connected with the Bit line and the other connected with the Bit bar line for reducing the voltage swing during the switching activity. This reduction in voltage swing causes less dynamic power dissipation during switching activity. Two stack transistors are also connected in the pull-down paths which increase the threshold voltages of the transistors and this cause the reduction in sub-threshold leakage current and static power dissipation. Simulation has been done in 45nm CMOS technology with 0.7 volt power supply in Microwind 3.1 software. Simulation results have been compared to those of other existing 10T SRAM cells.","PeriodicalId":331610,"journal":{"name":"2014 11th International Joint Conference on Computer Science and Software Engineering (JCSSE)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Joint Conference on Computer Science and Software Engineering (JCSSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/JCSSE.2014.6841868","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper focuses on the analysis of static and dynamic power dissipations and stability analysis of a proposed 10T SRAM cell. In the proposed structure there are two voltage sources, one connected with the Bit line and the other connected with the Bit bar line for reducing the voltage swing during the switching activity. This reduction in voltage swing causes less dynamic power dissipation during switching activity. Two stack transistors are also connected in the pull-down paths which increase the threshold voltages of the transistors and this cause the reduction in sub-threshold leakage current and static power dissipation. Simulation has been done in 45nm CMOS technology with 0.7 volt power supply in Microwind 3.1 software. Simulation results have been compared to those of other existing 10T SRAM cells.
一种新颖的10T SRAM单元,在主动和休眠模式下具有低功耗,用于写操作
本文重点分析了一种10T SRAM单元的静态和动态功耗分析以及稳定性分析。在所提出的结构中,有两个电压源,一个与位线连接,另一个与位条线连接,用于减少开关活动期间的电压摆动。电压摆动的减小使开关活动期间的动态功率耗散减少。在下拉路径中还连接了两个堆叠晶体管,这增加了晶体管的阈值电压,从而降低了亚阈值泄漏电流和静态功耗。在Microwind 3.1软件中以45nm CMOS工艺和0.7 v电源进行了仿真。仿真结果与其他现有的10T SRAM单元进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信