{"title":"RTL Design for Time Efficient DDR3 Memory Interfaced with RTG4 FPGA","authors":"Purbasha Rakshit, Nareshchandra Patel","doi":"10.1109/ICOEI.2019.8862792","DOIUrl":null,"url":null,"abstract":"The new age of remote detecting instrument typically creates a gigantic measure of information, which must be transmitted to the earth station for handling. In this paper, a RTL Design is proposed in Libero SP3 Microsemi Software for data processing. This design contains FDDR memory controller of DDR3 memory of RTG4 FPGA. The interfacing of memory controller and user module is done by AXI (Advanced eXtensible Interface) Bus having 64 bit data-bus and 32 bit address-bus. Input data frequency is 160MHz and the output data rate is 320Mbps as in DDR3 memory data transfer done in burst format and also in both the clock edges. The proposed design is synthesizable and also verified with simulation result in Microsemi ModelSim Pro. From result it is analyzed that the read time is reduced by 46% then write time.","PeriodicalId":212501,"journal":{"name":"2019 3rd International Conference on Trends in Electronics and Informatics (ICOEI)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 3rd International Conference on Trends in Electronics and Informatics (ICOEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICOEI.2019.8862792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
The new age of remote detecting instrument typically creates a gigantic measure of information, which must be transmitted to the earth station for handling. In this paper, a RTL Design is proposed in Libero SP3 Microsemi Software for data processing. This design contains FDDR memory controller of DDR3 memory of RTG4 FPGA. The interfacing of memory controller and user module is done by AXI (Advanced eXtensible Interface) Bus having 64 bit data-bus and 32 bit address-bus. Input data frequency is 160MHz and the output data rate is 320Mbps as in DDR3 memory data transfer done in burst format and also in both the clock edges. The proposed design is synthesizable and also verified with simulation result in Microsemi ModelSim Pro. From result it is analyzed that the read time is reduced by 46% then write time.