Design, verification, and test of a true single-phase 8-bit adiabatic multiplier

Suhwan Kim, C. Ziesler, M. Papaefthymiou
{"title":"Design, verification, and test of a true single-phase 8-bit adiabatic multiplier","authors":"Suhwan Kim, C. Ziesler, M. Papaefthymiou","doi":"10.1109/ARVLSI.2001.915549","DOIUrl":null,"url":null,"abstract":"In this paper we present the design and experimental evaluation of an an 8-bit adiabatic multiplier with built-in self-test (BIST) logic and an internal single-phase sinusoidal power-clock generator: Both the multiplier and the BIST have been designed in SCAL-D, a true single-phase adiabatic logic family. In HSPICE simulations with post-layout extracted parasitics, our design functions correctly at frequencies exceeding 200 MHz, with total dissipation for the multiplier and BIST circuitary of 91 pJ per multiplication at 100 MHz. The chip has been fabricated in a 0.5 /spl mu/m standard CMOS process with an active area of 0.47 mm/sup 2/. Correct chip operation has been validated for operating frequencies up to 130 MHz, the limit of our experimental setup. Measured dissipation correlates well with HSPICE simulations for identical biasing conditions.","PeriodicalId":424368,"journal":{"name":"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-03-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ARVLSI.2001.915549","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper we present the design and experimental evaluation of an an 8-bit adiabatic multiplier with built-in self-test (BIST) logic and an internal single-phase sinusoidal power-clock generator: Both the multiplier and the BIST have been designed in SCAL-D, a true single-phase adiabatic logic family. In HSPICE simulations with post-layout extracted parasitics, our design functions correctly at frequencies exceeding 200 MHz, with total dissipation for the multiplier and BIST circuitary of 91 pJ per multiplication at 100 MHz. The chip has been fabricated in a 0.5 /spl mu/m standard CMOS process with an active area of 0.47 mm/sup 2/. Correct chip operation has been validated for operating frequencies up to 130 MHz, the limit of our experimental setup. Measured dissipation correlates well with HSPICE simulations for identical biasing conditions.
一个真正的单相8位绝热乘法器的设计、验证和测试
本文介绍了一种内置自检逻辑(BIST)和内部单相正弦功率时钟发生器的8位绝热乘法器的设计和实验评估。该乘法器和BIST都是在真正的单相绝热逻辑系列SCAL-D中设计的。在具有布局后提取寄生的HSPICE仿真中,我们的设计在超过200 MHz的频率下正常工作,在100 MHz时,乘法器和BIST电路的总耗散为91 pJ /倍。该芯片采用0.5 /spl μ m标准CMOS工艺制造,有源面积为0.47 mm/sup /。正确的芯片操作已被验证为工作频率高达130 MHz,我们的实验设置的限制。在相同的偏置条件下,测量的耗散与HSPICE模拟结果吻合良好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信