FIR filter design approach for reduced hardware with order optimization and coefficient quantization

D. Agarwal, K. S. Reddy, S. K. Sahoo
{"title":"FIR filter design approach for reduced hardware with order optimization and coefficient quantization","authors":"D. Agarwal, K. S. Reddy, S. K. Sahoo","doi":"10.1109/ISSP.2013.6526921","DOIUrl":null,"url":null,"abstract":"Finite impulse response (FIR) filters are extensively used in mobiles, TVs and offer several good properties like guaranteed stability and exact linear phase. This paper presents a design approach that reduces the FIR filter order leading to optimized hardware implementation. The proposed approach begins by designing the FIR filter with the given specifications using the equiripple method. The order thus obtained is further reduced iteratively, but keeping the frequency response within specification. The coefficients of reduced filter are then quantized successively with lesser number of bits by an iterative algorithm to a level where its frequency response still remains within the original requirements. The proposed filter, the over specified optimized filter [6] and normal filters are implemented in verilog. The synthesis result shows that the proposed FIR filter uses 28% and 57% less hardware in comparison to the optimized implementation and normal implementation.","PeriodicalId":354719,"journal":{"name":"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)","volume":"49 20","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSP.2013.6526921","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Finite impulse response (FIR) filters are extensively used in mobiles, TVs and offer several good properties like guaranteed stability and exact linear phase. This paper presents a design approach that reduces the FIR filter order leading to optimized hardware implementation. The proposed approach begins by designing the FIR filter with the given specifications using the equiripple method. The order thus obtained is further reduced iteratively, but keeping the frequency response within specification. The coefficients of reduced filter are then quantized successively with lesser number of bits by an iterative algorithm to a level where its frequency response still remains within the original requirements. The proposed filter, the over specified optimized filter [6] and normal filters are implemented in verilog. The synthesis result shows that the proposed FIR filter uses 28% and 57% less hardware in comparison to the optimized implementation and normal implementation.
基于阶数优化和系数量化的硬件简化FIR滤波器设计方法
有限脉冲响应(FIR)滤波器广泛用于手机,电视,并提供几个良好的性能,如有保证的稳定性和精确的线性相位。本文提出了一种降低FIR滤波器阶数从而优化硬件实现的设计方法。该方法首先使用等纹法设计给定规格的FIR滤波器。这样得到的阶数被进一步迭代地减小,但保持频率响应在规范范围内。然后通过迭代算法将简化后的滤波器系数以较少的位数连续量化到其频率响应仍保持在原始要求内的水平。提出的滤波器、超指定优化滤波器[6]和普通滤波器在verilog中实现。综合结果表明,与优化实现和正常实现相比,本文提出的FIR滤波器使用的硬件分别减少28%和57%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信