Timing diagram for CNPC interleaver implementation on FPGA

Gwonhan Mun, K. Kang, Deaho Kim
{"title":"Timing diagram for CNPC interleaver implementation on FPGA","authors":"Gwonhan Mun, K. Kang, Deaho Kim","doi":"10.1109/ICAIIC51459.2021.9415266","DOIUrl":null,"url":null,"abstract":"The command and non-payload communication has been standardized to reliably control the UAV over 150kg in RTCA. This standardization was described in MOPS. In MOPS, transmitter uses the interleaver module as the one of components. This interleaver module is used to overcome the burst errors in transmission. The implementation in FPGA is hard since FPGA requires the understanding of parallel processing. To implement this module using parallel processing, the state of each variable should be described according to the timing. This paper shows the timing diagram of our implementation to provide a solution for CNPC interleaver module.","PeriodicalId":432977,"journal":{"name":"2021 International Conference on Artificial Intelligence in Information and Communication (ICAIIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Artificial Intelligence in Information and Communication (ICAIIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAIIC51459.2021.9415266","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The command and non-payload communication has been standardized to reliably control the UAV over 150kg in RTCA. This standardization was described in MOPS. In MOPS, transmitter uses the interleaver module as the one of components. This interleaver module is used to overcome the burst errors in transmission. The implementation in FPGA is hard since FPGA requires the understanding of parallel processing. To implement this module using parallel processing, the state of each variable should be described according to the timing. This paper shows the timing diagram of our implementation to provide a solution for CNPC interleaver module.
中石油交织器FPGA实现时序图
命令和非有效载荷通信已经标准化以在RTCA中可靠地控制超过150kg的无人机。这种标准化在MOPS中有描述。在MOPS中,发射器使用交织器模块作为组件之一。该交织模块用于克服传输中的突发误差。在FPGA中实现是困难的,因为FPGA需要理解并行处理。为了使用并行处理实现该模块,需要根据时序描述每个变量的状态。本文给出了我们实现的时序图,为中石油交织模块提供了一个解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信