{"title":"Timing diagram for CNPC interleaver implementation on FPGA","authors":"Gwonhan Mun, K. Kang, Deaho Kim","doi":"10.1109/ICAIIC51459.2021.9415266","DOIUrl":null,"url":null,"abstract":"The command and non-payload communication has been standardized to reliably control the UAV over 150kg in RTCA. This standardization was described in MOPS. In MOPS, transmitter uses the interleaver module as the one of components. This interleaver module is used to overcome the burst errors in transmission. The implementation in FPGA is hard since FPGA requires the understanding of parallel processing. To implement this module using parallel processing, the state of each variable should be described according to the timing. This paper shows the timing diagram of our implementation to provide a solution for CNPC interleaver module.","PeriodicalId":432977,"journal":{"name":"2021 International Conference on Artificial Intelligence in Information and Communication (ICAIIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Artificial Intelligence in Information and Communication (ICAIIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAIIC51459.2021.9415266","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The command and non-payload communication has been standardized to reliably control the UAV over 150kg in RTCA. This standardization was described in MOPS. In MOPS, transmitter uses the interleaver module as the one of components. This interleaver module is used to overcome the burst errors in transmission. The implementation in FPGA is hard since FPGA requires the understanding of parallel processing. To implement this module using parallel processing, the state of each variable should be described according to the timing. This paper shows the timing diagram of our implementation to provide a solution for CNPC interleaver module.