Design automation methodology for improving the variability of synthesized digital circuits operating in the sub/near-threshold regime

Joseph Crop, R. Pawlowski, N. M. Madani, J. Jackson, P. Chiang
{"title":"Design automation methodology for improving the variability of synthesized digital circuits operating in the sub/near-threshold regime","authors":"Joseph Crop, R. Pawlowski, N. M. Madani, J. Jackson, P. Chiang","doi":"10.1109/IGCC.2011.6008604","DOIUrl":null,"url":null,"abstract":"Ultra-low power digital circuit design using sub-threshold supply voltages has recently been popularized for energy-constrained systems, sensor networks and bio-sensor applications. The conventional method to improve digital circuit operation in the sub-threshold region is to design every logic cell manually, requiring complete re-design and re-characterization for every process node. This proposed work introduces a computational design automation that tests every cell in a standard cell library for proper operation in the sub-threshold region, eliminating cells that perform poorly. The result of this culling process is improved sub-/near-threshold operation for any standard cell library, improving delay, area, and energy. Monte-Carlo simulation results of a synthesized 90nm-CMOS Floating-Point Adder verifies improved mean timing delay (32%) and overall energy per computation (37%) of the culled standard cell library design over a regular synthesized design.","PeriodicalId":306876,"journal":{"name":"2011 International Green Computing Conference and Workshops","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Green Computing Conference and Workshops","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IGCC.2011.6008604","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

Ultra-low power digital circuit design using sub-threshold supply voltages has recently been popularized for energy-constrained systems, sensor networks and bio-sensor applications. The conventional method to improve digital circuit operation in the sub-threshold region is to design every logic cell manually, requiring complete re-design and re-characterization for every process node. This proposed work introduces a computational design automation that tests every cell in a standard cell library for proper operation in the sub-threshold region, eliminating cells that perform poorly. The result of this culling process is improved sub-/near-threshold operation for any standard cell library, improving delay, area, and energy. Monte-Carlo simulation results of a synthesized 90nm-CMOS Floating-Point Adder verifies improved mean timing delay (32%) and overall energy per computation (37%) of the culled standard cell library design over a regular synthesized design.
设计自动化方法,以改善在亚/近阈值状态下工作的合成数字电路的可变性
采用亚阈值供电电压的超低功耗数字电路设计最近在能量受限系统、传感器网络和生物传感器应用中得到了推广。提高亚阈值区域数字电路运行的传统方法是手工设计每个逻辑单元,需要对每个工艺节点进行完全的重新设计和重新表征。这项工作引入了一种计算设计自动化,可以测试标准细胞库中的每个细胞在亚阈值区域的正常运行,从而消除表现不佳的细胞。这种剔除过程的结果是改进了任何标准单元库的亚/近阈值操作,改善了延迟、面积和能量。一个合成的90nm-CMOS浮点加法器的蒙特卡罗仿真结果验证了与常规合成设计相比,经过筛选的标准单元库设计提高了平均时间延迟(32%)和每次计算的总能量(37%)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信