Efficient Absolute Difference Circuit for SAD Computation On FPGA

Jaya Koshta, K. Khare, M. K. Gupta
{"title":"Efficient Absolute Difference Circuit for SAD Computation On FPGA","authors":"Jaya Koshta, K. Khare, M. K. Gupta","doi":"10.5121/VLSIC.2019.10201","DOIUrl":null,"url":null,"abstract":"Video Compression is very essential to meet the technological demands such as low power, less memory and fast transfer rate for different range of devices and for various multimedia applications. Video compression is primarily achieved by Motion Estimation (ME) process in any video encoder which contributes to significant compression gain.Sum of Absolute Difference (SAD) is used as distortion metric in ME process.In this paper, efficient Absolute Difference (AD) circuit is proposed which uses Brent Kung Adder(BKA) and a comparator based on modified 1’s complement principle and conditional sum adder scheme. Results shows that proposed architecture reduces delay by 15% and number of slice LUTs by 42% as compared to conventional architecture. Simulation and synthesis are done on Xilinx ISE 14.2 using Virtex 7 FPGA.","PeriodicalId":433297,"journal":{"name":"EngRN: Signal Processing (Topic)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"EngRN: Signal Processing (Topic)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5121/VLSIC.2019.10201","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Video Compression is very essential to meet the technological demands such as low power, less memory and fast transfer rate for different range of devices and for various multimedia applications. Video compression is primarily achieved by Motion Estimation (ME) process in any video encoder which contributes to significant compression gain.Sum of Absolute Difference (SAD) is used as distortion metric in ME process.In this paper, efficient Absolute Difference (AD) circuit is proposed which uses Brent Kung Adder(BKA) and a comparator based on modified 1’s complement principle and conditional sum adder scheme. Results shows that proposed architecture reduces delay by 15% and number of slice LUTs by 42% as compared to conventional architecture. Simulation and synthesis are done on Xilinx ISE 14.2 using Virtex 7 FPGA.
FPGA上SAD计算的高效绝对差分电路
视频压缩技术是满足低功耗、低内存、快传输速率等技术要求的重要技术手段。在任何视频编码器中,视频压缩主要是通过运动估计(ME)过程来实现的,这有助于显著的压缩增益。在ME过程中,采用绝对差和(SAD)作为失真度量。本文提出了一种采用Brent Kung加法器(BKA)和基于修正1补码原理和条件和加法器的比较器的高效绝对差分(AD)电路。结果表明,与传统架构相比,该架构可减少15%的延迟和42%的片lut数量。仿真和综合在Xilinx ISE 14.2上使用Virtex 7 FPGA完成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信