Energy-delay tradeoffs in CMOS digital circuits design

V. Oklobdzija
{"title":"Energy-delay tradeoffs in CMOS digital circuits design","authors":"V. Oklobdzija","doi":"10.1109/DCAS.2005.1611166","DOIUrl":null,"url":null,"abstract":"Summary form only given. Digital circuit design and optimization techniques have, in the past, been developed with objective of achieving the highest performance possible, regardless of power. Thus the maximal achievable speed of digital circuits was determined primarily by the limits of the technology. However, in deep submicron technologies, power is the limiting factor for performance. Techniques have been presented which opportunistically improve power, or degrade performance to reduce power. These approaches do not directly address the true concern of digital designers, which is obtaining the minimal energy for a given performance. However, how to trade the energy for speed and where should be the optimal design point is neither well understood nor well defined. Every design operates in a design space, which is bound by maximally achievable speed and minimal achievable power. The speed of every digital circuit block can be traded for power and vice versa. Logical Effort technique helps determine transistor sizes for speed being an objective function. However, Logical Effort neglects energy issues and fails to provide a guideline when designing with power budget. We extended the Logical Effort beyond its present limitation and developed it into a tool that provides digital circuit designer with sizing guidelines in energy-delay space. This presentation addresses the primary factors impacting optimization of digital circuits, and a framework for the optimal sizing, comparison, and analysis of energy-efficient designs.","PeriodicalId":101603,"journal":{"name":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2005.1611166","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Summary form only given. Digital circuit design and optimization techniques have, in the past, been developed with objective of achieving the highest performance possible, regardless of power. Thus the maximal achievable speed of digital circuits was determined primarily by the limits of the technology. However, in deep submicron technologies, power is the limiting factor for performance. Techniques have been presented which opportunistically improve power, or degrade performance to reduce power. These approaches do not directly address the true concern of digital designers, which is obtaining the minimal energy for a given performance. However, how to trade the energy for speed and where should be the optimal design point is neither well understood nor well defined. Every design operates in a design space, which is bound by maximally achievable speed and minimal achievable power. The speed of every digital circuit block can be traded for power and vice versa. Logical Effort technique helps determine transistor sizes for speed being an objective function. However, Logical Effort neglects energy issues and fails to provide a guideline when designing with power budget. We extended the Logical Effort beyond its present limitation and developed it into a tool that provides digital circuit designer with sizing guidelines in energy-delay space. This presentation addresses the primary factors impacting optimization of digital circuits, and a framework for the optimal sizing, comparison, and analysis of energy-efficient designs.
CMOS数字电路设计中的能量延迟权衡
只提供摘要形式。在过去,数字电路设计和优化技术的发展目标是尽可能实现最高性能,而不考虑功率。因此,数字电路的最大可实现速度主要取决于技术的极限。然而,在深亚微米技术中,功率是性能的限制因素。已经提出了一些技术,这些技术可以投机地提高功率,或者降低性能以降低功率。这些方法并没有直接解决数字设计师真正关心的问题,即为给定的性能获得最小的能量。然而,如何用能量换取速度,以及哪里应该是最佳设计点,既没有得到很好的理解,也没有得到很好的定义。每个设计都在一个设计空间中运行,这个空间受到最大可实现速度和最小可实现功率的限制。每个数字电路块的速度都可以用来交换功率,反之亦然。逻辑努力技术帮助确定晶体管的尺寸,速度是一个目标函数。然而,逻辑努力忽略了能源问题,不能为电力预算设计提供指导。我们扩展了逻辑努力超越其目前的限制,并将其发展成为一个工具,为数字电路设计人员提供能量延迟空间的尺寸指南。本报告讨论了影响数字电路优化的主要因素,并为节能设计的最佳尺寸,比较和分析提供了一个框架。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信