A high throughput, asynchronous, dual port FIFO memory implemented in ASIC technology

G. Pham, K. Schmitt
{"title":"A high throughput, asynchronous, dual port FIFO memory implemented in ASIC technology","authors":"G. Pham, K. Schmitt","doi":"10.1109/ASIC.1989.123184","DOIUrl":null,"url":null,"abstract":"An ASIC (application-specific integrated circuit) first-in-first-out (FIFO) memory circuit that has the capability of interfacing two data processing units operating at different speeds is described. The memory is implemented using a circular queue structure, which permits writing and reading of data indefinitely as long as the boundary flag conditions are not met. This memory also has the capability to retransmit only bad data words, not whole memory blocks as most standard FIFOs do. Another feature is dual-port memory operation, which allows bidirectional data transfers through the FIFO. All of the circuit implementations are done using NCR standard cells. This allows the use of automatic routing and test program generation tools provided by NCR VISYS.<<ETX>>","PeriodicalId":245997,"journal":{"name":"Proceedings., Second Annual IEEE ASIC Seminar and Exhibit,","volume":"66 50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-09-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings., Second Annual IEEE ASIC Seminar and Exhibit,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1989.123184","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

An ASIC (application-specific integrated circuit) first-in-first-out (FIFO) memory circuit that has the capability of interfacing two data processing units operating at different speeds is described. The memory is implemented using a circular queue structure, which permits writing and reading of data indefinitely as long as the boundary flag conditions are not met. This memory also has the capability to retransmit only bad data words, not whole memory blocks as most standard FIFOs do. Another feature is dual-port memory operation, which allows bidirectional data transfers through the FIFO. All of the circuit implementations are done using NCR standard cells. This allows the use of automatic routing and test program generation tools provided by NCR VISYS.<>
采用ASIC技术实现的高吞吐量、异步、双端口FIFO存储器
描述了一种ASIC(专用集成电路)先进先出(FIFO)存储电路,它具有连接两个以不同速度运行的数据处理单元的能力。内存使用循环队列结构实现,只要不满足边界标志条件,就允许无限地写入和读取数据。这种内存还具有只重传坏数据字的能力,而不是像大多数标准fifo那样重传整个内存块。另一个特点是双端口存储器操作,允许通过FIFO进行双向数据传输。所有的电路实现都是使用NCR标准单元完成的。这允许使用NCR VISYS提供的自动路由和测试程序生成工具。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信