Yu-Kai Chiu, S. Ruan, Chung-An Shen, Chun-Chi Hung
{"title":"The Design and Implementation of a Latency-Aware Packet Classification for OpenFlow Protocol based on FPGA","authors":"Yu-Kai Chiu, S. Ruan, Chung-An Shen, Chun-Chi Hung","doi":"10.1145/3301326.3301368","DOIUrl":null,"url":null,"abstract":"Packet classification has been recognized as one of the most significant functions in contemporary network infrastructures. Furthermore, a number of modern applications such as IoTs contain very strict constraints on the latency of network transmissions. This paper presents the design and implementation of a novel packet classification based on FPGA architecture. The proposed design contains a Latency Compression Scheme (LCS) to achieve the low-latency packet processing. Furthermore, this structure supports 12-tuple fields for the modern Internet traffics. The experimental results show that the proposed packet classification scheme reduces the delay of packet processing by 2.18× compared to the state-of-the-art works.","PeriodicalId":294040,"journal":{"name":"Proceedings of the 2018 VII International Conference on Network, Communication and Computing","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2018 VII International Conference on Network, Communication and Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/3301326.3301368","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
Packet classification has been recognized as one of the most significant functions in contemporary network infrastructures. Furthermore, a number of modern applications such as IoTs contain very strict constraints on the latency of network transmissions. This paper presents the design and implementation of a novel packet classification based on FPGA architecture. The proposed design contains a Latency Compression Scheme (LCS) to achieve the low-latency packet processing. Furthermore, this structure supports 12-tuple fields for the modern Internet traffics. The experimental results show that the proposed packet classification scheme reduces the delay of packet processing by 2.18× compared to the state-of-the-art works.