Process characterization for strained Si on SOI CMOS devices

Ran Liu
{"title":"Process characterization for strained Si on SOI CMOS devices","authors":"Ran Liu","doi":"10.1109/ICSICT.2008.4734482","DOIUrl":null,"url":null,"abstract":"Although the strained-Si channel engineering seems to be rather compatible with the existing mainstream CMOS process, the use of strained Si on SOI virtual substrates introduces new process and integration issues that need to be addressed for successful manufacturability and reliability. Even for ideal strained Si on SOI substrates, the impacts of various CMOS process steps, e.g., patterning, oxidation, implantation and annealing, on strain relaxation, defect formation and Ge interdiffusion need to be well understood and controlled before feasible process integration can be achieved. In this work, we investigate the influences of pad oxidation, gate oxidation and dopant-activation annealling on strained Si on SOI heterostructures by using UV micro-Raman spectroscopy in combination with other characterization techniques, such as Auger electron spectroscopy (AES), atomic force microscopy (AFM), high resolution x-ray diffraction (HRXRD), secondary ion mass spectrometry (SIMS), transmission electron microscopy (TEM).","PeriodicalId":436457,"journal":{"name":"2008 9th International Conference on Solid-State and Integrated-Circuit Technology","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 9th International Conference on Solid-State and Integrated-Circuit Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT.2008.4734482","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Although the strained-Si channel engineering seems to be rather compatible with the existing mainstream CMOS process, the use of strained Si on SOI virtual substrates introduces new process and integration issues that need to be addressed for successful manufacturability and reliability. Even for ideal strained Si on SOI substrates, the impacts of various CMOS process steps, e.g., patterning, oxidation, implantation and annealing, on strain relaxation, defect formation and Ge interdiffusion need to be well understood and controlled before feasible process integration can be achieved. In this work, we investigate the influences of pad oxidation, gate oxidation and dopant-activation annealling on strained Si on SOI heterostructures by using UV micro-Raman spectroscopy in combination with other characterization techniques, such as Auger electron spectroscopy (AES), atomic force microscopy (AFM), high resolution x-ray diffraction (HRXRD), secondary ion mass spectrometry (SIMS), transmission electron microscopy (TEM).
应变Si在SOI CMOS器件上的工艺表征
虽然应变Si通道工程似乎与现有的主流CMOS工艺相当兼容,但在SOI虚拟衬底上使用应变Si引入了新的工艺和集成问题,需要解决这些问题才能成功地实现可制造性和可靠性。即使对于SOI衬底上理想的应变Si,在实现可行的工艺集成之前,也需要很好地理解和控制各种CMOS工艺步骤(如图案化、氧化、植入和退火)对应变松弛、缺陷形成和Ge相互扩散的影响。在这项工作中,我们利用紫外微拉曼光谱,结合其他表征技术,如俄格电子能谱(AES)、原子力显微镜(AFM)、高分辨率x射线衍射(HRXRD)、二次离子质谱(SIMS)、透射电子显微镜(TEM),研究了焊板氧化、栅氧化和掺杂剂活化退火对SOI异质结构上应变Si的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信