Ali Rahiminezhad, Mohammad Reza Tavakoli, Sayed Masoud Sayedi
{"title":"Hardware Implementation of Moving Object Detection using Adaptive Coefficient in Performing Background Subtraction Algorithm","authors":"Ali Rahiminezhad, Mohammad Reza Tavakoli, Sayed Masoud Sayedi","doi":"10.1109/MVIP53647.2022.9738764","DOIUrl":null,"url":null,"abstract":"Moving object detection is an essential process in many surveillance systems, autonomous navigation systems, and computer vision applications. A hardware architecture for the motion detection process based on the background subtraction operation and with the introduction of an adaptive background update coefficient is proposed. The architecture is implemented on a Kintex 7 FPGA device. Its operating frequency is 250 MHz for 360*640 video frame size and average processing time for each frame is 2.304 ms with 130 fps processing rate and its power consumption is 140 mW. The architecture achieves high speed performance with relatively low resource utilization.","PeriodicalId":184716,"journal":{"name":"2022 International Conference on Machine Vision and Image Processing (MVIP)","volume":"149 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Machine Vision and Image Processing (MVIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MVIP53647.2022.9738764","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Moving object detection is an essential process in many surveillance systems, autonomous navigation systems, and computer vision applications. A hardware architecture for the motion detection process based on the background subtraction operation and with the introduction of an adaptive background update coefficient is proposed. The architecture is implemented on a Kintex 7 FPGA device. Its operating frequency is 250 MHz for 360*640 video frame size and average processing time for each frame is 2.304 ms with 130 fps processing rate and its power consumption is 140 mW. The architecture achieves high speed performance with relatively low resource utilization.