An embedded flash macro with sub-4ns random-read-access using asymmetric-voltage-biased current-mode sensing scheme

Yen-Chen Liu, Meng-Fan Chang, Yu-Fan Lin, Jui-Jen Wu, Che-Ju Yeh, S. Shen, Ping-Cheng Chen, W. Tsai, Y. Chih, S. Natarajan
{"title":"An embedded flash macro with sub-4ns random-read-access using asymmetric-voltage-biased current-mode sensing scheme","authors":"Yen-Chen Liu, Meng-Fan Chang, Yu-Fan Lin, Jui-Jen Wu, Che-Ju Yeh, S. Shen, Ping-Cheng Chen, W. Tsai, Y. Chih, S. Natarajan","doi":"10.1109/ASSCC.2013.6691027","DOIUrl":null,"url":null,"abstract":"High-performance mobile chips and MCUs require large-capacity and fast-read embedded nonvolatile/Flash memory (eNVM/eFlash) for code and data storage. Current-mode sense amplifiers (CSA) are commonly used in eNVM due to their fast sensing against large bitline (BL) load and small cell read currents. However, conventional CSAs cannot achieve fast random read access time (TAC) due to significant summed read-path input offsets (IOS-SUM). This work proposes an asymmetric-voltage-biased CSA (AVB-CSA) to suppress IOS-SUM and enable high-speed sensing without run-time offset-cancellation operations. A 90nm AVB-CSA 1Mb Flash macro with BL-length test-modes was fabricated. The 512-rows AVB-CSA eFlash macro achieves 3.9ns TAC. The test-mode experiments confirmed that AVB-CSA improves 1.48x in TAC for 2048-rows BL-length. For the first time, a Mb eFlash with long BL achieves sub-4ns TAC.","PeriodicalId":296544,"journal":{"name":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2013.6691027","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

High-performance mobile chips and MCUs require large-capacity and fast-read embedded nonvolatile/Flash memory (eNVM/eFlash) for code and data storage. Current-mode sense amplifiers (CSA) are commonly used in eNVM due to their fast sensing against large bitline (BL) load and small cell read currents. However, conventional CSAs cannot achieve fast random read access time (TAC) due to significant summed read-path input offsets (IOS-SUM). This work proposes an asymmetric-voltage-biased CSA (AVB-CSA) to suppress IOS-SUM and enable high-speed sensing without run-time offset-cancellation operations. A 90nm AVB-CSA 1Mb Flash macro with BL-length test-modes was fabricated. The 512-rows AVB-CSA eFlash macro achieves 3.9ns TAC. The test-mode experiments confirmed that AVB-CSA improves 1.48x in TAC for 2048-rows BL-length. For the first time, a Mb eFlash with long BL achieves sub-4ns TAC.
采用非对称电压偏置电流模式传感方案的亚4ns随机读取访问嵌入flash宏
高性能移动芯片和mcu需要大容量、快速读取的嵌入式非易失性/闪存(eNVM/eFlash)来存储代码和数据。电流模式检测放大器(CSA)通常用于eNVM,因为它们对大位线(BL)负载和小单元读电流的快速检测。然而,传统的csa由于大量的求和读路径输入偏移(IOS-SUM),无法实现快速的随机读访问时间(TAC)。这项工作提出了一种不对称电压偏置CSA (AVB-CSA)来抑制IOS-SUM并实现高速传感,而无需运行时偏移抵消操作。制作了一个90nm AVB-CSA 1Mb Flash微距,具有bl长度测试模式。512行AVB-CSA eFlash宏达到3.9ns TAC。测试模式实验证实,AVB-CSA在2048行BL-length下的TAC提高了1.48倍。长BL的Mb eFlash首次实现了4ns以下的TAC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信