Improved language support for Verilog elaboration in Odin II and FPGA architecture benchmarking in the VTR CAD tool

Bipin Kumar Badri Narayanan, Lucas F. S. Cambuim, K. Nasartschuk, K. Kent, P. Plöger
{"title":"Improved language support for Verilog elaboration in Odin II and FPGA architecture benchmarking in the VTR CAD tool","authors":"Bipin Kumar Badri Narayanan, Lucas F. S. Cambuim, K. Nasartschuk, K. Kent, P. Plöger","doi":"10.1109/PACRIM.2015.7334853","DOIUrl":null,"url":null,"abstract":"Field-programmable gate arrays (FPGAs) are integrated circuits that can be designed or configured after manufacturing. They are used in many disciplines to create prototypes of hardware or in applications where hardware functionality needs to be changed more frequently. Design of new FPGA architectures requires tools that allow developers to create new structures and test those structures in order to compare the results to already established solutions. Boolean circuits, implemented on the FPGAs are compiled using hardware description languages such as Verilog or VHDL. The VTR (Verilog to Routing) CAD (Computer Aided Design) tool, compiles Verilog source code that targets specific hardware resources as FPGAs and ASICs (Application Specific Integrated Circuits). The VTR CAD tool consists of three tools: Odin II, for elaboration from Verilog to a netlist, ABC, for logic synthesis, and VPR, for physical synthesis and analysis. Odin II currently supports only a sub-set of constructs in Verilog language. This paper describes improved and expanded language support for Verilog elaboration introduced in Odin II, in order to provide developers with a tool set to assist in modern FPGA research. With this enhanced language support, a subsequent evaluation of the performance characteristics of VTR flow with a set of benchmarks that are supported by VTR is performed.","PeriodicalId":350052,"journal":{"name":"2015 IEEE Pacific Rim Conference on Communications, Computers and Signal Processing (PACRIM)","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Pacific Rim Conference on Communications, Computers and Signal Processing (PACRIM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PACRIM.2015.7334853","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Field-programmable gate arrays (FPGAs) are integrated circuits that can be designed or configured after manufacturing. They are used in many disciplines to create prototypes of hardware or in applications where hardware functionality needs to be changed more frequently. Design of new FPGA architectures requires tools that allow developers to create new structures and test those structures in order to compare the results to already established solutions. Boolean circuits, implemented on the FPGAs are compiled using hardware description languages such as Verilog or VHDL. The VTR (Verilog to Routing) CAD (Computer Aided Design) tool, compiles Verilog source code that targets specific hardware resources as FPGAs and ASICs (Application Specific Integrated Circuits). The VTR CAD tool consists of three tools: Odin II, for elaboration from Verilog to a netlist, ABC, for logic synthesis, and VPR, for physical synthesis and analysis. Odin II currently supports only a sub-set of constructs in Verilog language. This paper describes improved and expanded language support for Verilog elaboration introduced in Odin II, in order to provide developers with a tool set to assist in modern FPGA research. With this enhanced language support, a subsequent evaluation of the performance characteristics of VTR flow with a set of benchmarks that are supported by VTR is performed.
改进了Odin II中对Verilog细化的语言支持,以及VTR CAD工具中的FPGA架构基准测试
现场可编程门阵列(fpga)是可以在制造后设计或配置的集成电路。它们在许多学科中用于创建硬件原型,或者在需要频繁更改硬件功能的应用程序中使用。新FPGA架构的设计需要允许开发人员创建新结构并测试这些结构的工具,以便将结果与已经建立的解决方案进行比较。在fpga上实现的布尔电路使用硬件描述语言如Verilog或VHDL进行编译。VTR (Verilog到路由)CAD(计算机辅助设计)工具,编译Verilog源代码,针对特定的硬件资源,如fpga和asic(专用集成电路)。VTR CAD工具由三个工具组成:Odin II,用于从Verilog细化到网络列表,ABC,用于逻辑合成,VPR,用于物理合成和分析。Odin II目前只支持Verilog语言结构的子集。本文描述了在Odin II中引入的对Verilog细化的改进和扩展的语言支持,以便为开发人员提供一个工具集来协助现代FPGA研究。有了这种增强的语言支持,就可以使用VTR支持的一组基准对VTR流的性能特征进行后续评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信