A High Speed Parallel Timing Recovery Algorithm and Its FPGA Implementation

Changxing Lin, Jian Zhang, B. Shao
{"title":"A High Speed Parallel Timing Recovery Algorithm and Its FPGA Implementation","authors":"Changxing Lin, Jian Zhang, B. Shao","doi":"10.1109/IPTC.2011.23","DOIUrl":null,"url":null,"abstract":"The paper presents an efficient and parallel symbol timing recovery algorithm suitable for very high speed demodulator and easy to implement on FPGA platform. The proposed timing recovery algorithm has a dual feedback structure which makes up of frequency domain timing phase correction, first reported in Alternate Parallel Receiver (APRX), and parallel FIFOs based delete-keep algorithm. In the timing error detector, we adopt the O\\&M algorithm. We also investigate their high speed parallel implementation structures suitable for FPGA platform. The fixed point simulation shows that our proposed algorithm can work efficiently with performance loss less than 0.5dB. Besides, the algorithm is implemented with a Xilinx XC6VLX240T FPGA chip, and reaches the maximum running frequency of 188 MHz. Thus, it sustains a symbol rate of 1.5 Gsps when 4 samples per symbol are employed.","PeriodicalId":388589,"journal":{"name":"2011 2nd International Symposium on Intelligence Information Processing and Trusted Computing","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 2nd International Symposium on Intelligence Information Processing and Trusted Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPTC.2011.23","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

The paper presents an efficient and parallel symbol timing recovery algorithm suitable for very high speed demodulator and easy to implement on FPGA platform. The proposed timing recovery algorithm has a dual feedback structure which makes up of frequency domain timing phase correction, first reported in Alternate Parallel Receiver (APRX), and parallel FIFOs based delete-keep algorithm. In the timing error detector, we adopt the O\&M algorithm. We also investigate their high speed parallel implementation structures suitable for FPGA platform. The fixed point simulation shows that our proposed algorithm can work efficiently with performance loss less than 0.5dB. Besides, the algorithm is implemented with a Xilinx XC6VLX240T FPGA chip, and reaches the maximum running frequency of 188 MHz. Thus, it sustains a symbol rate of 1.5 Gsps when 4 samples per symbol are employed.
一种高速并行时序恢复算法及其FPGA实现
本文提出了一种适用于超高速解调器且易于在FPGA平台上实现的高效并行符号时序恢复算法。所提出的时序恢复算法具有双反馈结构,该结构由频域时序相位校正和基于并行fifo的删除-保持算法组成。在时序误差检测器中,我们采用了O\&M算法。我们还研究了适合FPGA平台的高速并行实现结构。不动点仿真结果表明,所提算法能有效地工作,性能损失小于0.5dB。该算法在Xilinx XC6VLX240T FPGA芯片上实现,最高运行频率达到188 MHz。因此,当每个符号使用4个样本时,它维持1.5 Gsps的符号速率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信