An Improved Power Gating Technique with Data Retention and Clock Gating

Mohit Saini, Siddharth Shringi, Abhijit R. Asati
{"title":"An Improved Power Gating Technique with Data Retention and Clock Gating","authors":"Mohit Saini, Siddharth Shringi, Abhijit R. Asati","doi":"10.1109/CAPS52117.2021.9730489","DOIUrl":null,"url":null,"abstract":"The design of microelectronic power management circuits offering low power in sleep mode without degrading the performance in normal mode is stringent requirement for electronic systems design for IoT and other low power VLSI applications. The retention flip-flops are used to retain the state of a power gated combinational circuit when it enters in the SLEEP mode. In this research a improved technique to integrate power gating, data retention with additional clock gating is proposed. Further, we have analyzed power gating operation of a 4×4 array multiplier circuit with state retention in SLEEP mode along with additional clock gating operation for 32 nm and 45 nm technology nodes. The power saving analysis of a multiplier with power gating technique considering the sleep activity factor and data input frequency is also presented.","PeriodicalId":445427,"journal":{"name":"2021 International Conference on Control, Automation, Power and Signal Processing (CAPS)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Control, Automation, Power and Signal Processing (CAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CAPS52117.2021.9730489","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The design of microelectronic power management circuits offering low power in sleep mode without degrading the performance in normal mode is stringent requirement for electronic systems design for IoT and other low power VLSI applications. The retention flip-flops are used to retain the state of a power gated combinational circuit when it enters in the SLEEP mode. In this research a improved technique to integrate power gating, data retention with additional clock gating is proposed. Further, we have analyzed power gating operation of a 4×4 array multiplier circuit with state retention in SLEEP mode along with additional clock gating operation for 32 nm and 45 nm technology nodes. The power saving analysis of a multiplier with power gating technique considering the sleep activity factor and data input frequency is also presented.
具有数据保留和时钟门控的改进功率门控技术
在休眠模式下提供低功耗而不降低正常模式下的性能的微电子电源管理电路的设计是物联网和其他低功耗VLSI应用的电子系统设计的严格要求。所述保持触发器用于在电源门控组合电路进入SLEEP模式时保持其状态。在本研究中,提出了一种集成功率门控、数据保留和附加时钟门控的改进技术。此外,我们还分析了在SLEEP模式下状态保持的4×4阵列乘法器电路的功率门控操作以及32 nm和45 nm技术节点的额外时钟门控操作。本文还对考虑睡眠活动因素和数据输入频率的功率门控乘法器进行了节能分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信