A high flexible Early-Late Gate bit synchronizer in FPGA-based software defined radios

P. Zicari, P. Corsonello, S. Perri
{"title":"A high flexible Early-Late Gate bit synchronizer in FPGA-based software defined radios","authors":"P. Zicari, P. Corsonello, S. Perri","doi":"10.1109/ECCSC.2008.4611687","DOIUrl":null,"url":null,"abstract":"The more increasing necessity of integration inside digital systems together with the advantages in terms of portability, reduced time-to-market, better flexibility and versatility, lead towards integrated all-digital FPGA based communication systems. Bit synchronization is a fundamental operation required for the best symbol detection. A high flexible Early-Late Gate implementation is proposed, it is optimized for low resource consumption in FPGA implementations.","PeriodicalId":249205,"journal":{"name":"2008 4th European Conference on Circuits and Systems for Communications","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 4th European Conference on Circuits and Systems for Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCSC.2008.4611687","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

The more increasing necessity of integration inside digital systems together with the advantages in terms of portability, reduced time-to-market, better flexibility and versatility, lead towards integrated all-digital FPGA based communication systems. Bit synchronization is a fundamental operation required for the best symbol detection. A high flexible Early-Late Gate implementation is proposed, it is optimized for low resource consumption in FPGA implementations.
基于fpga的软件无线电中高灵活性的早-晚门位同步器
数字系统内部集成的必要性日益增加,加上可移植性、缩短上市时间、更好的灵活性和多功能性等优势,导致了基于FPGA的集成全数字通信系统。位同步是实现最佳符号检测的基本操作。提出了一种高灵活性的早-晚门实现,针对FPGA实现中的低资源消耗进行了优化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信