Cai-Neng Zhou, Yan Wang, Ruifeng Yue, Gang Dai, Jun-tao Li
{"title":"Improved etched multistep JTE for UHV SiC power devices","authors":"Cai-Neng Zhou, Yan Wang, Ruifeng Yue, Gang Dai, Jun-tao Li","doi":"10.1109/EDSSC.2017.8126432","DOIUrl":null,"url":null,"abstract":"A novel edge termination, referred to as etched 3-step junction termination extension with 4-space-modulated buffer trench regions (3S-4SMBT-JTE), is presented for ultrahigh voltage silicon carbide (SiC) power devices. In comparison with the traditional 3S-JTE, the 3S-4SMBT-JTE shows greatly reduced peak electric field (EF) around the corners and edges of the device, resulting in a superior breakdown voltage (BV) performance with wide tolerance to etching depth. According to 2-D device simulations based on the 4H-SiC NPN structure with a 90 μm thick drift layer, an optimized 3S-4SMBT-JTE shows that over 14 kV BV is achievable with a wide etching depth window of 1.0 μm, 67% wider than that of 3S-JTE.","PeriodicalId":163598,"journal":{"name":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","volume":"519 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2017.8126432","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A novel edge termination, referred to as etched 3-step junction termination extension with 4-space-modulated buffer trench regions (3S-4SMBT-JTE), is presented for ultrahigh voltage silicon carbide (SiC) power devices. In comparison with the traditional 3S-JTE, the 3S-4SMBT-JTE shows greatly reduced peak electric field (EF) around the corners and edges of the device, resulting in a superior breakdown voltage (BV) performance with wide tolerance to etching depth. According to 2-D device simulations based on the 4H-SiC NPN structure with a 90 μm thick drift layer, an optimized 3S-4SMBT-JTE shows that over 14 kV BV is achievable with a wide etching depth window of 1.0 μm, 67% wider than that of 3S-JTE.