Improved etched multistep JTE for UHV SiC power devices

Cai-Neng Zhou, Yan Wang, Ruifeng Yue, Gang Dai, Jun-tao Li
{"title":"Improved etched multistep JTE for UHV SiC power devices","authors":"Cai-Neng Zhou, Yan Wang, Ruifeng Yue, Gang Dai, Jun-tao Li","doi":"10.1109/EDSSC.2017.8126432","DOIUrl":null,"url":null,"abstract":"A novel edge termination, referred to as etched 3-step junction termination extension with 4-space-modulated buffer trench regions (3S-4SMBT-JTE), is presented for ultrahigh voltage silicon carbide (SiC) power devices. In comparison with the traditional 3S-JTE, the 3S-4SMBT-JTE shows greatly reduced peak electric field (EF) around the corners and edges of the device, resulting in a superior breakdown voltage (BV) performance with wide tolerance to etching depth. According to 2-D device simulations based on the 4H-SiC NPN structure with a 90 μm thick drift layer, an optimized 3S-4SMBT-JTE shows that over 14 kV BV is achievable with a wide etching depth window of 1.0 μm, 67% wider than that of 3S-JTE.","PeriodicalId":163598,"journal":{"name":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","volume":"519 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2017.8126432","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A novel edge termination, referred to as etched 3-step junction termination extension with 4-space-modulated buffer trench regions (3S-4SMBT-JTE), is presented for ultrahigh voltage silicon carbide (SiC) power devices. In comparison with the traditional 3S-JTE, the 3S-4SMBT-JTE shows greatly reduced peak electric field (EF) around the corners and edges of the device, resulting in a superior breakdown voltage (BV) performance with wide tolerance to etching depth. According to 2-D device simulations based on the 4H-SiC NPN structure with a 90 μm thick drift layer, an optimized 3S-4SMBT-JTE shows that over 14 kV BV is achievable with a wide etching depth window of 1.0 μm, 67% wider than that of 3S-JTE.
特高压SiC功率器件的改进蚀刻多步JTE
提出了一种用于超高压碳化硅(SiC)功率器件的新型边缘终端,即带有4空间调制缓冲沟槽区域的蚀刻三步结终端扩展(3S-4SMBT-JTE)。与传统的3S-JTE相比,3S-4SMBT-JTE器件的边角峰值电场(EF)大大降低,击穿电压(BV)性能优异,且对蚀刻深度的容忍度较宽。基于90 μm厚漂移层的4H-SiC NPN结构的二维器件仿真结果表明,优化后的3S-4SMBT-JTE可获得超过14 kV的BV,且蚀刻深度窗口宽为1.0 μm,比3S-JTE宽67%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信