An 8.5–12.5GHz multi-PLL clock architecture with LC PLL and Ring PLL for multi-lane multi-protocol SerDes

Yajun He, Ziqiang Wang, Han Liu, Fangxu Lv, S. Yuan, Chun Zhang, Xiang Xie, Hanjun Jiang
{"title":"An 8.5–12.5GHz multi-PLL clock architecture with LC PLL and Ring PLL for multi-lane multi-protocol SerDes","authors":"Yajun He, Ziqiang Wang, Han Liu, Fangxu Lv, S. Yuan, Chun Zhang, Xiang Xie, Hanjun Jiang","doi":"10.1109/EDSSC.2017.8126510","DOIUrl":null,"url":null,"abstract":"This paper presents a multi-PLL clock architecture used in a 4-lane multi-protocol serial link applications. The clock architecture consists of one public LC PLL and four standalone ring PLLs placed within each lane. A swtich capacitor array based LC VCO is used in the LC PLL to enlarge the frequency tuning range and decrease the VCO gain. A two stage pseudodifferential inverter based ring VCO with extra cross-coupled inverter to bring hyterisis delay for oscilating is adopted in the ring PLL. The active area occupied by the proposed LC PLL and ring PLL fabricated in SMIC 40nm CMOS technology is 0.1755mm2 and 0.049mm2. The free running VCO's phase noise at 1MHz for the LC VCO and ring VCO is −105.7dBc/Hz and −72.6dBc/Hz. The power consumption for the LC PLL and the ring PLL are 19.52mW and 16.9mW under 1.1V supply.","PeriodicalId":163598,"journal":{"name":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2017.8126510","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents a multi-PLL clock architecture used in a 4-lane multi-protocol serial link applications. The clock architecture consists of one public LC PLL and four standalone ring PLLs placed within each lane. A swtich capacitor array based LC VCO is used in the LC PLL to enlarge the frequency tuning range and decrease the VCO gain. A two stage pseudodifferential inverter based ring VCO with extra cross-coupled inverter to bring hyterisis delay for oscilating is adopted in the ring PLL. The active area occupied by the proposed LC PLL and ring PLL fabricated in SMIC 40nm CMOS technology is 0.1755mm2 and 0.049mm2. The free running VCO's phase noise at 1MHz for the LC VCO and ring VCO is −105.7dBc/Hz and −72.6dBc/Hz. The power consumption for the LC PLL and the ring PLL are 19.52mW and 16.9mW under 1.1V supply.
8.5-12.5GHz多锁相环时钟架构,采用LC锁相环和环锁相环,用于多通道多协议串行交换机
本文提出了一种多锁相环时钟体系结构在4通道多协议串行链路中的应用。时钟架构由一个公共LC锁相环和四个放置在每个通道内的独立环形锁相环组成。在LC锁相环中采用基于开关电容阵列的LC压控振荡器,扩大了频率调谐范围,降低了压控振荡器增益。环形锁相环采用了一种基于两级伪差动逆变器的环形压控振荡器,外加交叉耦合逆变器,为环形锁相环的振荡带来滞后延迟。采用中芯国际40nm CMOS技术制造的LC锁相环和环形锁相环所占的有源面积分别为0.1755mm2和0.049mm2。LC VCO和环形VCO在1MHz自由运行时的相位噪声分别为- 105.7dBc/Hz和- 72.6dBc/Hz。在1.1V电源下,LC锁相环和环形锁相环的功耗分别为19.52mW和16.9mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信