A 24-GHz low-noise amplifier co-designed with ESD protection using junction varactors in 65-nm RF CMOS

M. Tsai, S. Hsu, F. Hsueh, C. Jou, T. Yeh, Jun-De Jin, H. Hsieh
{"title":"A 24-GHz low-noise amplifier co-designed with ESD protection using junction varactors in 65-nm RF CMOS","authors":"M. Tsai, S. Hsu, F. Hsueh, C. Jou, T. Yeh, Jun-De Jin, H. Hsieh","doi":"10.1109/MWSYM.2011.5972579","DOIUrl":null,"url":null,"abstract":"By means of co-designed methodology, a 24-GHz low-noise amplifier, utilizing junction varactors as ESD protection, is first demonstrated by a 65-nm CMOS technology. The ESD protection capability of the junction varactors with multi-finger topology is characterized in details by transmission line pulse (TLP) measurements. Under a 1.2-V supply voltage and a 5.8-mA drain current, the proposed LNA achieves a 1.4-A TLP failure level, corresponding to an over 2-kV human body model (HBM) ESD protection. The LNA presents a lowest noise figure of 2.8 dB at 23.5 GHz and a peak power gain of 14.3 dB at 24 GHz, respectively. The input third-order intercept point (IIP3) is −5 dBm and the input and output return losses are both greater than 10 dB. To the best of our knowledge, this is the first attempt using junction varactors as the ESD device in 65-nm CMOS.","PeriodicalId":294862,"journal":{"name":"2011 IEEE MTT-S International Microwave Symposium","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE MTT-S International Microwave Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2011.5972579","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

By means of co-designed methodology, a 24-GHz low-noise amplifier, utilizing junction varactors as ESD protection, is first demonstrated by a 65-nm CMOS technology. The ESD protection capability of the junction varactors with multi-finger topology is characterized in details by transmission line pulse (TLP) measurements. Under a 1.2-V supply voltage and a 5.8-mA drain current, the proposed LNA achieves a 1.4-A TLP failure level, corresponding to an over 2-kV human body model (HBM) ESD protection. The LNA presents a lowest noise figure of 2.8 dB at 23.5 GHz and a peak power gain of 14.3 dB at 24 GHz, respectively. The input third-order intercept point (IIP3) is −5 dBm and the input and output return losses are both greater than 10 dB. To the best of our knowledge, this is the first attempt using junction varactors as the ESD device in 65-nm CMOS.
采用结变容管在65nm射频CMOS中设计了一种24 ghz低噪声放大器,并具有ESD保护功能
通过共同设计的方法,采用结变容管作为ESD保护的24 ghz低噪声放大器首次通过65纳米CMOS技术进行了演示。通过传输线脉冲(TLP)测量,详细表征了多指结构结变容管的ESD防护能力。在1.2 v的供电电压和5.8 ma的漏极电流下,LNA达到1.4 a的TLP失效水平,相当于超过2 kv的人体模型(HBM) ESD保护。LNA在23.5 GHz时的最低噪声系数为2.8 dB,在24 GHz时的峰值功率增益为14.3 dB。输入三阶截距点(IIP3)为−5 dBm,输入输出回波损耗均大于10 dB。据我们所知,这是第一次尝试在65纳米CMOS中使用结变容管作为ESD器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信