Design Space Exploration for Heterogenous SoC Integrated with Matrix Accelerator

Jinghe Wei, Ling Zhang, Zongguang Yu, De Liu
{"title":"Design Space Exploration for Heterogenous SoC Integrated with Matrix Accelerator","authors":"Jinghe Wei, Ling Zhang, Zongguang Yu, De Liu","doi":"10.1109/ICCS51219.2020.9336589","DOIUrl":null,"url":null,"abstract":"Accelerators have been widely used in SoC systems as an effective method to improve computing power. There are many ways of which CPU is coupled with accelerator. In this paper, we design a matrix-matrix multiplication accelerator and couple the accelerator with RISC-V CPU in two different forms - independent accelerator and instruction accelerators. Then we evaluate the performance of independent accelerator and new instruction accelerator. The matrix independent accelerator achieves up to 19.6x speedup to the Rocket CPU. And the matrix instruction accelerator achieves up to 44.5x speedup to the Rocket CPU. The instruction accelerator is 2.26x faster than independent accelerator.","PeriodicalId":193552,"journal":{"name":"2020 IEEE 2nd International Conference on Circuits and Systems (ICCS)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 2nd International Conference on Circuits and Systems (ICCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCS51219.2020.9336589","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Accelerators have been widely used in SoC systems as an effective method to improve computing power. There are many ways of which CPU is coupled with accelerator. In this paper, we design a matrix-matrix multiplication accelerator and couple the accelerator with RISC-V CPU in two different forms - independent accelerator and instruction accelerators. Then we evaluate the performance of independent accelerator and new instruction accelerator. The matrix independent accelerator achieves up to 19.6x speedup to the Rocket CPU. And the matrix instruction accelerator achieves up to 44.5x speedup to the Rocket CPU. The instruction accelerator is 2.26x faster than independent accelerator.
集成矩阵加速器的异构SoC设计空间探索
加速器作为一种提高计算能力的有效方法,已广泛应用于SoC系统中。CPU与加速器的耦合方式有很多种。本文设计了一个矩阵-矩阵乘法加速器,并以独立加速器和指令加速器两种不同的形式与RISC-V CPU耦合。然后对独立加速器和新型指令加速器的性能进行了评价。矩阵无关加速器实现了高达19.6倍的火箭CPU加速。矩阵指令加速器对Rocket CPU的加速高达44.5倍。指令加速器比独立加速器快2.26倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信