Improvement of gate dielectric reliability for p/sup +/ poly MOS devices using remote PECVD top nitride deposition on thin gate oxides

Y. Wu, G. Lucovsky, H. Z. Massoud
{"title":"Improvement of gate dielectric reliability for p/sup +/ poly MOS devices using remote PECVD top nitride deposition on thin gate oxides","authors":"Y. Wu, G. Lucovsky, H. Z. Massoud","doi":"10.1109/RELPHY.1998.670446","DOIUrl":null,"url":null,"abstract":"Dual layer dielectrics have been formed by remote PECVD of ultra-thin (0.4/spl sim/1.2 nm) nitrides on thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p/sup +/ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal for 1/spl sim/4 minutes at 1000/spl deg/C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q/sub bd/ value to 50% cumulative failure was highest for the device with the 0.8 nm top nitride, and decreased significantly in the thermal oxide. However, there were essentially no differences in the mid-gap interface state densities, D/sub it/, between oxide and nitride/oxide gate dielectric structures with Al gate. It is concluded that the 0.8 nm of plasma nitride was sufficient to block boron atom out-diffusion from a heavily implanted p/sup +/ poly-Si gate electrode under the conditions of an aggressive implant activation anneal to improve the dielectric reliability.","PeriodicalId":196556,"journal":{"name":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.1998.670446","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

Dual layer dielectrics have been formed by remote PECVD of ultra-thin (0.4/spl sim/1.2 nm) nitrides on thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p/sup +/ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal for 1/spl sim/4 minutes at 1000/spl deg/C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q/sub bd/ value to 50% cumulative failure was highest for the device with the 0.8 nm top nitride, and decreased significantly in the thermal oxide. However, there were essentially no differences in the mid-gap interface state densities, D/sub it/, between oxide and nitride/oxide gate dielectric structures with Al gate. It is concluded that the 0.8 nm of plasma nitride was sufficient to block boron atom out-diffusion from a heavily implanted p/sup +/ poly-Si gate electrode under the conditions of an aggressive implant activation anneal to improve the dielectric reliability.
远距离PECVD沉积p/sup +/聚MOS器件栅极介电可靠性研究
超薄(0.4/spl sim/1.2 nm)氮化物在n型Si(100)衬底上生长的薄热氧化物上远程PECVD形成了双层介电体。在1000℃下进行1/spl sim/4 min的高温退火,实现了硼注入p/sup +/多晶硅栅极的活化。通过准静态C-V分析和监测平带电压漂移,研究了硼穿过介质膜到n型衬底的渗透。0.8 nm的氮化膜能有效阻止硼的渗透,0.4 nm的氮化膜能部分阻止硼的渗透。此外,通过Q/sub / bd/值监测的击穿电荷率(累计失效率为50%)在顶部氮化层为0.8 nm时最高,在热氧化物层中显著降低。而含Al栅极的氧化栅极和氮化栅极介质结构的中隙界面态密度D/sub /基本没有差异。结果表明,在强注入活化退火条件下,0.8 nm的等离子体氮化层足以阻止硼原子从大量注入的p/sup +/多晶硅栅极向外扩散,从而提高了电极的介电可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信