{"title":"Improvement of gate dielectric reliability for p/sup +/ poly MOS devices using remote PECVD top nitride deposition on thin gate oxides","authors":"Y. Wu, G. Lucovsky, H. Z. Massoud","doi":"10.1109/RELPHY.1998.670446","DOIUrl":null,"url":null,"abstract":"Dual layer dielectrics have been formed by remote PECVD of ultra-thin (0.4/spl sim/1.2 nm) nitrides on thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p/sup +/ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal for 1/spl sim/4 minutes at 1000/spl deg/C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q/sub bd/ value to 50% cumulative failure was highest for the device with the 0.8 nm top nitride, and decreased significantly in the thermal oxide. However, there were essentially no differences in the mid-gap interface state densities, D/sub it/, between oxide and nitride/oxide gate dielectric structures with Al gate. It is concluded that the 0.8 nm of plasma nitride was sufficient to block boron atom out-diffusion from a heavily implanted p/sup +/ poly-Si gate electrode under the conditions of an aggressive implant activation anneal to improve the dielectric reliability.","PeriodicalId":196556,"journal":{"name":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.1998.670446","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
Abstract
Dual layer dielectrics have been formed by remote PECVD of ultra-thin (0.4/spl sim/1.2 nm) nitrides on thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p/sup +/ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal for 1/spl sim/4 minutes at 1000/spl deg/C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q/sub bd/ value to 50% cumulative failure was highest for the device with the 0.8 nm top nitride, and decreased significantly in the thermal oxide. However, there were essentially no differences in the mid-gap interface state densities, D/sub it/, between oxide and nitride/oxide gate dielectric structures with Al gate. It is concluded that the 0.8 nm of plasma nitride was sufficient to block boron atom out-diffusion from a heavily implanted p/sup +/ poly-Si gate electrode under the conditions of an aggressive implant activation anneal to improve the dielectric reliability.