Design and analysis of Phase Locked Loop for low power wireless applications

A. Akshay, D. Kiran, P. Chandramohan, P. Duraiswamy
{"title":"Design and analysis of Phase Locked Loop for low power wireless applications","authors":"A. Akshay, D. Kiran, P. Chandramohan, P. Duraiswamy","doi":"10.1109/ICEDSS.2016.7587691","DOIUrl":null,"url":null,"abstract":"Phase locked loops ( PLLs) with short locking time while still providing highest stability is required in today's wireless communication system. At high frequencies, the PLL locking time is affected by the large input capacitance of the Voltage Controlled Oscillator (VCO). In this paper, we propose a fast locking PLL operating at 2.4 GHz using a low mismatch gain boosted charge pump to reduce the current mismatches and switching errors. A 4-stage inverter buffer added to the charge pump increases the driving ability of the charge pump and reduces the locking time. Using the proposed charge pump, the PLL is implemented in 90nm CMOS technology. With a reference of 24 MHz, a locking time of 413.2ns is achieved. A locking time reduction of 65.5 percentage is obtained compared to the conventional charge pump. The PLL consumes a power of 265.4 microwatts with 1V DC.","PeriodicalId":399107,"journal":{"name":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDSS.2016.7587691","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Phase locked loops ( PLLs) with short locking time while still providing highest stability is required in today's wireless communication system. At high frequencies, the PLL locking time is affected by the large input capacitance of the Voltage Controlled Oscillator (VCO). In this paper, we propose a fast locking PLL operating at 2.4 GHz using a low mismatch gain boosted charge pump to reduce the current mismatches and switching errors. A 4-stage inverter buffer added to the charge pump increases the driving ability of the charge pump and reduces the locking time. Using the proposed charge pump, the PLL is implemented in 90nm CMOS technology. With a reference of 24 MHz, a locking time of 413.2ns is achieved. A locking time reduction of 65.5 percentage is obtained compared to the conventional charge pump. The PLL consumes a power of 265.4 microwatts with 1V DC.
低功耗无线应用中锁相环的设计与分析
锁相环(pll)锁相时间短,同时仍然提供当今无线通信系统所需的最高稳定性。在高频时,锁相环的锁相时间受压控振荡器(VCO)的大输入电容的影响。在本文中,我们提出了一种工作在2.4 GHz的快速锁定锁相环,使用低失配增益增强电荷泵来减少电流失配和开关误差。在电荷泵中增加了一个4级逆变缓冲器,增加了电荷泵的驱动能力,减少了锁定时间。利用所提出的电荷泵,锁相环采用90nm CMOS技术实现。参考频率为24 MHz时,锁定时间为413.2ns。与传统电荷泵相比,锁定时间减少了65.5%。该锁相环在1V直流下功耗为265.4微瓦。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信