Design of a globally asynchronous locally synchronous digital system

L. Nagy, Ján Koscelanský, V. Stopjaková
{"title":"Design of a globally asynchronous locally synchronous digital system","authors":"L. Nagy, Ján Koscelanský, V. Stopjaková","doi":"10.1109/ICETA.2014.7107609","DOIUrl":null,"url":null,"abstract":"The article addresses a design methodology of globally asynchronous locally synchronous (GALS) digital systems from the designer's point of view. It discusses the nature of this special type of electronic circuits, its advantages as well as drawbacks as comparison to standard synchronous and asynchronous systems. Furthermore, it describes the top-down design flow for various implementation approaches. The first one is the implementation onto silicon chip as ASIC, the second one is the implementation into the FPGA. The paper also discusses the comparison of three different implementations of the same circuitry.","PeriodicalId":340996,"journal":{"name":"2014 IEEE 12th IEEE International Conference on Emerging eLearning Technologies and Applications (ICETA)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE 12th IEEE International Conference on Emerging eLearning Technologies and Applications (ICETA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETA.2014.7107609","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The article addresses a design methodology of globally asynchronous locally synchronous (GALS) digital systems from the designer's point of view. It discusses the nature of this special type of electronic circuits, its advantages as well as drawbacks as comparison to standard synchronous and asynchronous systems. Furthermore, it describes the top-down design flow for various implementation approaches. The first one is the implementation onto silicon chip as ASIC, the second one is the implementation into the FPGA. The paper also discusses the comparison of three different implementations of the same circuitry.
全局异步局部同步数字系统的设计
本文从设计者的角度阐述了全局异步局部同步(GALS)数字系统的设计方法。它讨论了这种特殊类型的电子电路的性质,与标准同步和异步系统相比,它的优点以及缺点。此外,它还描述了各种实现方法的自顶向下设计流程。第一个是在硅芯片上实现ASIC,第二个是在FPGA上实现。文中还讨论了同一电路的三种不同实现的比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信