Design of a low noise, low power 3.05–3.45 GHz digitally controlled oscillator in 90 nm CMOS

B. Thiel, A. Neyer, S. Heinen
{"title":"Design of a low noise, low power 3.05–3.45 GHz digitally controlled oscillator in 90 nm CMOS","authors":"B. Thiel, A. Neyer, S. Heinen","doi":"10.1109/RME.2009.5201311","DOIUrl":null,"url":null,"abstract":"The design of a multi-GHz digitally controlled oscillator (DCO) achieving low noise and power consumption is presented. The DCO is part of an all-digital phase lock loop (ADPLL) for an FM-radio transmitter prototype chip designed in a 90nm CMOS process. For this application the oscillator frequency of 3.05–3.45GHz is divided by 32 or 36 to cover the frequency span of 87.5–108.0MHz. A wide tuning range combined with a precise frequency tuning is achieved by different digitally controlled variable capacitors grouped as banks. Different approaches of these variable capacitors and oscillator topologies are simulated and compared. The design is chosen considering low phase noise combined with low power consumption. The power consumption of the designed DCO core is below 1.7mW at 1V supply voltage. This setup shows a phase noise below −154 dBc Hz at 20MHz offset. The chip area utilised by one DCO is 260 × 500 µm. Simulations show the performance of this DCO is state-of-the-art.","PeriodicalId":245992,"journal":{"name":"2009 Ph.D. Research in Microelectronics and Electronics","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ph.D. Research in Microelectronics and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2009.5201311","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The design of a multi-GHz digitally controlled oscillator (DCO) achieving low noise and power consumption is presented. The DCO is part of an all-digital phase lock loop (ADPLL) for an FM-radio transmitter prototype chip designed in a 90nm CMOS process. For this application the oscillator frequency of 3.05–3.45GHz is divided by 32 or 36 to cover the frequency span of 87.5–108.0MHz. A wide tuning range combined with a precise frequency tuning is achieved by different digitally controlled variable capacitors grouped as banks. Different approaches of these variable capacitors and oscillator topologies are simulated and compared. The design is chosen considering low phase noise combined with low power consumption. The power consumption of the designed DCO core is below 1.7mW at 1V supply voltage. This setup shows a phase noise below −154 dBc Hz at 20MHz offset. The chip area utilised by one DCO is 260 × 500 µm. Simulations show the performance of this DCO is state-of-the-art.
低噪声、低功耗3.05-3.45 GHz 90 nm CMOS数字控制振荡器的设计
介绍了一种低噪声、低功耗的多ghz数字控制振荡器(DCO)的设计。该DCO是采用90nm CMOS工艺设计的fm -无线电发射机原型芯片的全数字锁相环(ADPLL)的一部分。对于这个应用,3.05-3.45GHz的振荡器频率除以32或36,以覆盖87.5-108.0MHz的频率范围。广泛的调谐范围结合精确的频率调谐是由不同的数字控制可变电容器组作为银行实现的。对这些可变电容和振荡器拓扑的不同方法进行了仿真和比较。该设计考虑了低相位噪声和低功耗。在1V供电电压下,设计的DCO芯功耗低于1.7mW。该设置显示在20MHz偏移时相位噪声低于- 154 dBc Hz。一个DCO所使用的芯片面积为260 × 500µm。仿真结果表明,该DCO的性能是最先进的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信