{"title":"Design of a low noise, low power 3.05–3.45 GHz digitally controlled oscillator in 90 nm CMOS","authors":"B. Thiel, A. Neyer, S. Heinen","doi":"10.1109/RME.2009.5201311","DOIUrl":null,"url":null,"abstract":"The design of a multi-GHz digitally controlled oscillator (DCO) achieving low noise and power consumption is presented. The DCO is part of an all-digital phase lock loop (ADPLL) for an FM-radio transmitter prototype chip designed in a 90nm CMOS process. For this application the oscillator frequency of 3.05–3.45GHz is divided by 32 or 36 to cover the frequency span of 87.5–108.0MHz. A wide tuning range combined with a precise frequency tuning is achieved by different digitally controlled variable capacitors grouped as banks. Different approaches of these variable capacitors and oscillator topologies are simulated and compared. The design is chosen considering low phase noise combined with low power consumption. The power consumption of the designed DCO core is below 1.7mW at 1V supply voltage. This setup shows a phase noise below −154 dBc Hz at 20MHz offset. The chip area utilised by one DCO is 260 × 500 µm. Simulations show the performance of this DCO is state-of-the-art.","PeriodicalId":245992,"journal":{"name":"2009 Ph.D. Research in Microelectronics and Electronics","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ph.D. Research in Microelectronics and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2009.5201311","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
The design of a multi-GHz digitally controlled oscillator (DCO) achieving low noise and power consumption is presented. The DCO is part of an all-digital phase lock loop (ADPLL) for an FM-radio transmitter prototype chip designed in a 90nm CMOS process. For this application the oscillator frequency of 3.05–3.45GHz is divided by 32 or 36 to cover the frequency span of 87.5–108.0MHz. A wide tuning range combined with a precise frequency tuning is achieved by different digitally controlled variable capacitors grouped as banks. Different approaches of these variable capacitors and oscillator topologies are simulated and compared. The design is chosen considering low phase noise combined with low power consumption. The power consumption of the designed DCO core is below 1.7mW at 1V supply voltage. This setup shows a phase noise below −154 dBc Hz at 20MHz offset. The chip area utilised by one DCO is 260 × 500 µm. Simulations show the performance of this DCO is state-of-the-art.