J. A. Anderson, L. Schrittwieser, M. Leibl, J. Kolar
{"title":"Multi-level topology evaluation for ultra-efficient three-phase inverters","authors":"J. A. Anderson, L. Schrittwieser, M. Leibl, J. Kolar","doi":"10.1109/INTLEC.2017.8214178","DOIUrl":null,"url":null,"abstract":"Multi-level topologies reduce the requirements on inductors and filters, however, given the high number of series connected semiconductors, it is still unclear if they are a suitable option to achieve ultra-high efficiency while maintaining a reasonable power density. For this purpose, an extensive quantitative evaluation of different topologies is carried out, to determine the required volume for a targeted 99.5% efficiency of a 10kW three-phase inverter. This includes the EMI noise filtering, where the Common Mode filter is placed on the DC-side to save losses and the impact of the upcoming EMI regulations covering the range from 2 kHz to 150 kHz is discussed. With an evaluation of multilevel topologies, it is shown that even if a high number of levels can reduce the size of the magnetic components by an order of magnitude, the volume and losses of the capacitive components required to create the multi-level voltage output have to be considered. An evaluation is done to quantify the performance of topologies ranging from two-level to seven-level topologies, and detailed designs of the three-level T-type and seven-level Hybrid Active Neutral Point Clamped converters are presented, achieving a relatively high power density of 2.2 kW/dm3 and 2.7 kW/dm3 respectively.","PeriodicalId":366207,"journal":{"name":"2017 IEEE International Telecommunications Energy Conference (INTELEC)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International Telecommunications Energy Conference (INTELEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INTLEC.2017.8214178","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16
Abstract
Multi-level topologies reduce the requirements on inductors and filters, however, given the high number of series connected semiconductors, it is still unclear if they are a suitable option to achieve ultra-high efficiency while maintaining a reasonable power density. For this purpose, an extensive quantitative evaluation of different topologies is carried out, to determine the required volume for a targeted 99.5% efficiency of a 10kW three-phase inverter. This includes the EMI noise filtering, where the Common Mode filter is placed on the DC-side to save losses and the impact of the upcoming EMI regulations covering the range from 2 kHz to 150 kHz is discussed. With an evaluation of multilevel topologies, it is shown that even if a high number of levels can reduce the size of the magnetic components by an order of magnitude, the volume and losses of the capacitive components required to create the multi-level voltage output have to be considered. An evaluation is done to quantify the performance of topologies ranging from two-level to seven-level topologies, and detailed designs of the three-level T-type and seven-level Hybrid Active Neutral Point Clamped converters are presented, achieving a relatively high power density of 2.2 kW/dm3 and 2.7 kW/dm3 respectively.