A Single-Inductor 4-Output SoC with Dynamic Droop Allocation and Adaptive Clocking for Enhanced Performance and Energy Efficiency in 65nm CMOS

Chi-Hsiang Huang, Xun Sun, Yidong Chen, Rajesh Pamula, Arindam Mandal, V. Sathe
{"title":"A Single-Inductor 4-Output SoC with Dynamic Droop Allocation and Adaptive Clocking for Enhanced Performance and Energy Efficiency in 65nm CMOS","authors":"Chi-Hsiang Huang, Xun Sun, Yidong Chen, Rajesh Pamula, Arindam Mandal, V. Sathe","doi":"10.1109/ISSCC42613.2021.9365760","DOIUrl":null,"url":null,"abstract":"Single-inductor multiple-output (SIMO) converters present a promising technology for enabling fine-grained supply-voltage $\\left(V_{\\mathrm{dd}}\\right)$ domains in SoCs. With efficiencies approaching those of buck converters, SIMO converters allow multiple domains to share a single inductor, thus reducing the use of bulky passive components [1–5]. However, SIMO converters suffer from a poor transient response and significant ripple, requiring extensive $V_{ {dd }}$ margining. Operation at an elevated $V_{ {dd }}$ -and, therefore, the load-current $\\left(I_{ {load }}\\right)$ - inflates power draw and further reduces system efficiency $\\left(\\eta_{ {system }}\\right)$, i.e. the ratio of the useful (margin-free) output power to input power draw.","PeriodicalId":371093,"journal":{"name":"2021 IEEE International Solid- State Circuits Conference (ISSCC)","volume":"182 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-02-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Solid- State Circuits Conference (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC42613.2021.9365760","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Single-inductor multiple-output (SIMO) converters present a promising technology for enabling fine-grained supply-voltage $\left(V_{\mathrm{dd}}\right)$ domains in SoCs. With efficiencies approaching those of buck converters, SIMO converters allow multiple domains to share a single inductor, thus reducing the use of bulky passive components [1–5]. However, SIMO converters suffer from a poor transient response and significant ripple, requiring extensive $V_{ {dd }}$ margining. Operation at an elevated $V_{ {dd }}$ -and, therefore, the load-current $\left(I_{ {load }}\right)$ - inflates power draw and further reduces system efficiency $\left(\eta_{ {system }}\right)$, i.e. the ratio of the useful (margin-free) output power to input power draw.
一种具有动态下垂分配和自适应时钟的单电感4输出SoC,用于提高65nm CMOS的性能和能效
单电感多输出(SIMO)转换器提供了一种有前途的技术,可以在soc中实现细粒度的电源电压$\左(V_ \ mathm {dd}}\右)$域。SIMO转换器的效率接近降压转换器,允许多个域共享单个电感,从而减少了笨重的无源元件的使用[1-5]。然而,SIMO变换器的瞬态响应差,纹波明显,需要大量的$V_{{dd}}$余量。在升高的$V_{{dd}}$上运行,因此,负载电流$\左(I_{{load}}\右)$会增加功耗,并进一步降低系统效率$\左(\eta_{{system}}\右)$,即有用(无边距)输出功率与输入功耗的比值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信