{"title":"A systolic-based architecture for a novel reduced-complexity GPS receiver","authors":"Y. Salih-Alj, F. Gagnon, R. Landry","doi":"10.1109/ICCSII.2012.6454625","DOIUrl":null,"url":null,"abstract":"In this paper, a novel structure of GPS receiver is proposed. The considered GPS acquisition system leverages a systolic-based array structure of regular and simple locally-connected processing-elements (PEs). The new GPS scheme is simulated and its complexity is evaluated for a real-time implementation on a field programmable gate array (FPGA). The suggested systolic-based acquisition system promises high performance for GPS receivers by yielding greatly improved processing latency and estimation precision while offering an efficient and flexible implementation of a significantly reduced complexity of a fully pipelined architecture.","PeriodicalId":281140,"journal":{"name":"2012 International Conference on Computer Systems and Industrial Informatics","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Computer Systems and Industrial Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSII.2012.6454625","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, a novel structure of GPS receiver is proposed. The considered GPS acquisition system leverages a systolic-based array structure of regular and simple locally-connected processing-elements (PEs). The new GPS scheme is simulated and its complexity is evaluated for a real-time implementation on a field programmable gate array (FPGA). The suggested systolic-based acquisition system promises high performance for GPS receivers by yielding greatly improved processing latency and estimation precision while offering an efficient and flexible implementation of a significantly reduced complexity of a fully pipelined architecture.