A Double Capacitive Body Biased Circuit for High Performance Domino Logic with CMOS Keeper

H. Tung, N. Thang, P.X. Khanh, S.W. Kim
{"title":"A Double Capacitive Body Biased Circuit for High Performance Domino Logic with CMOS Keeper","authors":"H. Tung, N. Thang, P.X. Khanh, S.W. Kim","doi":"10.1109/CCE.2006.350790","DOIUrl":null,"url":null,"abstract":"In this paper, a double capacitive body biased keeper (DCBBK) for domino logic gate is proposed. By using this technique, the threshold voltage of keeper transistor is adapted to multi operating phase to reduce leakage power consumption and enhance speed compare to other techniques such as standard domino (SD) without body bias, dynamic body biased keeper (DBBK) and single capacitive body biased keeper (SCBBK). All the various body biased circuits are applied to a wide fan in OR domino gate for evaluating delay time, power consumption, power-delay product (PDF) and noise immunity. The simulation results with 0.18 mum Hynix CMOS technology show that DCBBK reduces 44%, 22%, 9% in power compare to SD, DBBK, SCBBK while DBBK, SCBBK, DCBBK all improve 46% in speed than SD gate.","PeriodicalId":148533,"journal":{"name":"2006 First International Conference on Communications and Electronics","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 First International Conference on Communications and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCE.2006.350790","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a double capacitive body biased keeper (DCBBK) for domino logic gate is proposed. By using this technique, the threshold voltage of keeper transistor is adapted to multi operating phase to reduce leakage power consumption and enhance speed compare to other techniques such as standard domino (SD) without body bias, dynamic body biased keeper (DBBK) and single capacitive body biased keeper (SCBBK). All the various body biased circuits are applied to a wide fan in OR domino gate for evaluating delay time, power consumption, power-delay product (PDF) and noise immunity. The simulation results with 0.18 mum Hynix CMOS technology show that DCBBK reduces 44%, 22%, 9% in power compare to SD, DBBK, SCBBK while DBBK, SCBBK, DCBBK all improve 46% in speed than SD gate.
一种用于高性能多米诺逻辑的双电容体偏置电路
本文提出了一种用于多米诺逻辑门的双电容体偏置保持器(DCBBK)。与无本体偏置的标准多米诺骨牌(SD)、动态本体偏置保持器(DBBK)和单电容本体偏置保持器(SCBBK)等技术相比,该技术使保持器的阈值电压适应多工作相,降低了漏功耗,提高了速度。将各种体偏置电路应用于OR多米诺门宽扇上,以评估延迟时间、功耗、功率延迟积(PDF)和噪声抗扰性。采用0.18 μ m Hynix CMOS技术的仿真结果表明,DCBBK与SD、DBBK、SCBBK相比,功耗分别降低44%、22%、9%,DBBK、SCBBK、DCBBK的速度均比SD栅极提高46%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信