{"title":"Enhancing FPGA security through Trojan resilient IP creation","authors":"Noor Ahmad Hazari, M. Niamat","doi":"10.1109/NAECON.2017.8268803","DOIUrl":null,"url":null,"abstract":"In recent years FPGAs have become vulnerable to hardware Trojan attacks due to their increased use in different applications like defense, automotive, image processing, etc. Among several types of hardware Trojan attacks in FPGAs, one of them is implanting hardware Trojans using the bitstream modification. These types of hardware Trojans exploit the empty resources in FPGA by modifying the original design by bitstream modification. In this paper, Trojan Resilient IP is created by adding original design with the dummy logic design in order to provide security and trust for FPGA-based designs. Covering the unused resources with dummy logic design incurs power and delay overhead for FPGA design when the dummy logic circuit is in operation. This paper also addresses the power and delay overhead for Trojan Resilient IP Creation using different ISACS'89 benchmark circuits.","PeriodicalId":306091,"journal":{"name":"2017 IEEE National Aerospace and Electronics Conference (NAECON)","volume":"107 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE National Aerospace and Electronics Conference (NAECON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.2017.8268803","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
In recent years FPGAs have become vulnerable to hardware Trojan attacks due to their increased use in different applications like defense, automotive, image processing, etc. Among several types of hardware Trojan attacks in FPGAs, one of them is implanting hardware Trojans using the bitstream modification. These types of hardware Trojans exploit the empty resources in FPGA by modifying the original design by bitstream modification. In this paper, Trojan Resilient IP is created by adding original design with the dummy logic design in order to provide security and trust for FPGA-based designs. Covering the unused resources with dummy logic design incurs power and delay overhead for FPGA design when the dummy logic circuit is in operation. This paper also addresses the power and delay overhead for Trojan Resilient IP Creation using different ISACS'89 benchmark circuits.