{"title":"Energy-efficient and robust 3D NoCs with contactless vertical links (Invited paper)","authors":"Sourav Das, S. Gopal, D. Heo, P. Pande","doi":"10.1109/ICCAD.2017.8501894","DOIUrl":null,"url":null,"abstract":"3D integration, a breakthrough technology to achieve \"More Moore and More Than Moore,\" provides numerous benefits such as better performance, lower power consumption, and wide bandwidth by vertical interconnects and 3D stacking. These vertical interconnects enable design of high performance 3D Network-on-Chip (NoC) as a communication backbone for massive manycore platforms. However, existing 3D NoCs are still bottlenecked due to simple extension of 2D architectures without fully exploiting the advantages of the 3D integration. Moreover, the anticipated performance gain of 3D NoC-enabled manycore chips will be compromised due to potential failures of through silicon vias (TSVs) that are predominantly used as vertical interconnects. To address these problems, we explore a holistic design methodology starting from the physical layer to the overall interconnection architecture where the vertical data exchange takes place through contactless links using near field inductive coupling (NFIC).","PeriodicalId":126686,"journal":{"name":"2017 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCAD.2017.8501894","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
3D integration, a breakthrough technology to achieve "More Moore and More Than Moore," provides numerous benefits such as better performance, lower power consumption, and wide bandwidth by vertical interconnects and 3D stacking. These vertical interconnects enable design of high performance 3D Network-on-Chip (NoC) as a communication backbone for massive manycore platforms. However, existing 3D NoCs are still bottlenecked due to simple extension of 2D architectures without fully exploiting the advantages of the 3D integration. Moreover, the anticipated performance gain of 3D NoC-enabled manycore chips will be compromised due to potential failures of through silicon vias (TSVs) that are predominantly used as vertical interconnects. To address these problems, we explore a holistic design methodology starting from the physical layer to the overall interconnection architecture where the vertical data exchange takes place through contactless links using near field inductive coupling (NFIC).
3D集成是实现“More Moore and More Than Moore”的突破性技术,通过垂直互连和3D堆叠提供了许多好处,例如更好的性能,更低的功耗和更宽的带宽。这些垂直互连使高性能3D片上网络(NoC)设计成为大规模多核平台的通信骨干。然而,现有的3D noc仍然存在瓶颈,因为它们只是简单地扩展了2D架构,而没有充分利用3D集成的优势。此外,由于主要用作垂直互连的硅通孔(tsv)的潜在故障,支持3D noc的多核芯片的预期性能增益将受到损害。为了解决这些问题,我们探索了一种从物理层到整体互连架构的整体设计方法,其中垂直数据交换通过使用近场感应耦合(NFIC)的非接触式链路进行。