Implementation of 9 bit Signed Vedic Multiplier on Zed Board

Soumya Kapur, N. Gaur, Garima Vyas, Anu Mehra
{"title":"Implementation of 9 bit Signed Vedic Multiplier on Zed Board","authors":"Soumya Kapur, N. Gaur, Garima Vyas, Anu Mehra","doi":"10.1109/ICECA.2018.8474583","DOIUrl":null,"url":null,"abstract":"Multipliers are important components of most modern day processors. Vedic Algorithm to design processors has been implemented by several authors and present promising results. In the current work, we propose $\\mathbf{3}\\times \\mathbf{3},\\mathbf{5}\\times \\mathbf{5}$ and $\\mathbf{9}\\times\\mathbf{9}$ multipliers based on Urdhva Tiryak $\\mathbf{2}\\times\\mathbf{2},\\mathbf{4}\\times\\mathbf{4}$ and $\\pmb{8}\\times \\pmb{8}$ multipliers. The power consumption for signed and unsigned multipliers is found to be comparable.","PeriodicalId":272623,"journal":{"name":"2018 Second International Conference on Electronics, Communication and Aerospace Technology (ICECA)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Second International Conference on Electronics, Communication and Aerospace Technology (ICECA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECA.2018.8474583","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Multipliers are important components of most modern day processors. Vedic Algorithm to design processors has been implemented by several authors and present promising results. In the current work, we propose $\mathbf{3}\times \mathbf{3},\mathbf{5}\times \mathbf{5}$ and $\mathbf{9}\times\mathbf{9}$ multipliers based on Urdhva Tiryak $\mathbf{2}\times\mathbf{2},\mathbf{4}\times\mathbf{4}$ and $\pmb{8}\times \pmb{8}$ multipliers. The power consumption for signed and unsigned multipliers is found to be comparable.
在Zed板上实现9位Signed Vedic乘法器
乘法器是大多数现代处理器的重要组成部分。Vedic算法设计处理器已经被一些作者实现,并呈现出令人满意的结果。在目前的工作中,我们基于Urdhva Tiryak的$\mathbf{2}\ mathbf{2}、\mathbf{4}$和$\mathbf{8}\ pmb{8}$乘数,提出了$\mathbf{3}\倍\mathbf{3}、\mathbf{5}\倍\mathbf{5}$和$\mathbf{9}\倍\mathbf{9}$乘数。有符号乘法器和无符号乘法器的功耗是相当的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信